The TARGET_ISA variable would let you select one ISA from a list of possible ISAs. That has now been replaced with USE_ARM_ISA, USE_X86_ISA, etc, variables which are boolean on or off. That will allow any number of ISAs to be enabled or disabled individually. Enabling something other than exactly one of these will probably prevent you from getting a working gem5 binary, but those problems are being addressed in other, parallel change series. I decided to use the USE_ prefix since it was consistent with most other on/off variables we have in gem5. One noteable exception is the BUILD_GPU setting which, you could convincingly argue, is a better prefix than USE_. Another option would be to use CONFIG_, in anticipation of using a kconfig style config mechanism in gem5. It seemed premature to start using a CONFIG_ prefix here, and if we decide to switch to some other prefix like BUILD_, it should be a purposeful choice and not something somebody just starts using. Change-Id: I90fef2835aa4712782e6c1313fbf564d0ed45538 Reviewed-on: https://gem5-review.googlesource.com/c/public/gem5/+/52491 Tested-by: kokoro <noreply+kokoro@google.com> Maintainer: Gabe Black <gabe.black@gmail.com> Reviewed-by: Jason Lowe-Power <power.jg@gmail.com> Reviewed-by: Giacomo Travaglini <giacomo.travaglini@arm.com>
156 lines
5.6 KiB
Python
156 lines
5.6 KiB
Python
# -*- coding: utf-8 -*-
|
|
# Copyright (c) 2015 Jason Power
|
|
# All rights reserved.
|
|
#
|
|
# Redistribution and use in source and binary forms, with or without
|
|
# modification, are permitted provided that the following conditions are
|
|
# met: redistributions of source code must retain the above copyright
|
|
# notice, this list of conditions and the following disclaimer;
|
|
# redistributions in binary form must reproduce the above copyright
|
|
# notice, this list of conditions and the following disclaimer in the
|
|
# documentation and/or other materials provided with the distribution;
|
|
# neither the name of the copyright holders nor the names of its
|
|
# contributors may be used to endorse or promote products derived from
|
|
# this software without specific prior written permission.
|
|
#
|
|
# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
""" This file creates a single CPU and a two-level cache system.
|
|
This script takes a single parameter which specifies a binary to execute.
|
|
If none is provided it executes 'hello' by default (mostly used for testing)
|
|
|
|
See Part 1, Chapter 3: Adding cache to the configuration script in the
|
|
learning_gem5 book for more information about this script.
|
|
This file exports options for the L1 I/D and L2 cache sizes.
|
|
|
|
IMPORTANT: If you modify this file, it's likely that the Learning gem5 book
|
|
also needs to be updated. For now, email Jason <power.jg@gmail.com>
|
|
|
|
"""
|
|
|
|
# import the m5 (gem5) library created when gem5 is built
|
|
import m5
|
|
|
|
# import all of the SimObjects
|
|
from m5.objects import *
|
|
from gem5.isas import ISA
|
|
from gem5.runtime import get_runtime_isa
|
|
|
|
# Add the common scripts to our path
|
|
m5.util.addToPath("../../")
|
|
|
|
# import the caches which we made
|
|
from caches import *
|
|
|
|
# import the SimpleOpts module
|
|
from common import SimpleOpts
|
|
|
|
# get ISA for the default binary to run. This is mostly for simple testing
|
|
isa = get_runtime_isa()
|
|
|
|
# Default to running 'hello', use the compiled ISA to find the binary
|
|
# grab the specific path to the binary
|
|
thispath = os.path.dirname(os.path.realpath(__file__))
|
|
default_binary = os.path.join(
|
|
thispath,
|
|
"../../../",
|
|
"tests/test-progs/hello/bin/",
|
|
isa.name.lower(),
|
|
"linux/hello",
|
|
)
|
|
|
|
# Binary to execute
|
|
SimpleOpts.add_option("binary", nargs="?", default=default_binary)
|
|
|
|
# Finalize the arguments and grab the args so we can pass it on to our objects
|
|
args = SimpleOpts.parse_args()
|
|
|
|
# create the system we are going to simulate
|
|
system = System()
|
|
|
|
# Set the clock frequency of the system (and all of its children)
|
|
system.clk_domain = SrcClockDomain()
|
|
system.clk_domain.clock = "1GHz"
|
|
system.clk_domain.voltage_domain = VoltageDomain()
|
|
|
|
# Set up the system
|
|
system.mem_mode = "timing" # Use timing accesses
|
|
system.mem_ranges = [AddrRange("512MB")] # Create an address range
|
|
|
|
# Create a simple CPU
|
|
system.cpu = TimingSimpleCPU()
|
|
|
|
# Create an L1 instruction and data cache
|
|
system.cpu.icache = L1ICache(args)
|
|
system.cpu.dcache = L1DCache(args)
|
|
|
|
# Connect the instruction and data caches to the CPU
|
|
system.cpu.icache.connectCPU(system.cpu)
|
|
system.cpu.dcache.connectCPU(system.cpu)
|
|
|
|
# Create a memory bus, a coherent crossbar, in this case
|
|
system.l2bus = L2XBar()
|
|
|
|
# Hook the CPU ports up to the l2bus
|
|
system.cpu.icache.connectBus(system.l2bus)
|
|
system.cpu.dcache.connectBus(system.l2bus)
|
|
|
|
# Create an L2 cache and connect it to the l2bus
|
|
system.l2cache = L2Cache(args)
|
|
system.l2cache.connectCPUSideBus(system.l2bus)
|
|
|
|
# Create a memory bus
|
|
system.membus = SystemXBar()
|
|
|
|
# Connect the L2 cache to the membus
|
|
system.l2cache.connectMemSideBus(system.membus)
|
|
|
|
# create the interrupt controller for the CPU
|
|
system.cpu.createInterruptController()
|
|
|
|
# For x86 only, make sure the interrupts are connected to the memory
|
|
# Note: these are directly connected to the memory bus and are not cached
|
|
if isa == ISA.X86:
|
|
system.cpu.interrupts[0].pio = system.membus.mem_side_ports
|
|
system.cpu.interrupts[0].int_requestor = system.membus.cpu_side_ports
|
|
system.cpu.interrupts[0].int_responder = system.membus.mem_side_ports
|
|
|
|
# Connect the system up to the membus
|
|
system.system_port = system.membus.cpu_side_ports
|
|
|
|
# Create a DDR3 memory controller
|
|
system.mem_ctrl = MemCtrl()
|
|
system.mem_ctrl.dram = DDR3_1600_8x8()
|
|
system.mem_ctrl.dram.range = system.mem_ranges[0]
|
|
system.mem_ctrl.port = system.membus.mem_side_ports
|
|
|
|
system.workload = SEWorkload.init_compatible(args.binary)
|
|
|
|
# Create a process for a simple "Hello World" application
|
|
process = Process()
|
|
# Set the command
|
|
# cmd is a list which begins with the executable (like argv)
|
|
process.cmd = [args.binary]
|
|
# Set the cpu to use the process as its workload and create thread contexts
|
|
system.cpu.workload = process
|
|
system.cpu.createThreads()
|
|
|
|
# set up the root SimObject and start the simulation
|
|
root = Root(full_system=False, system=system)
|
|
# instantiate all of the objects we've created above
|
|
m5.instantiate()
|
|
|
|
print("Beginning simulation!")
|
|
exit_event = m5.simulate()
|
|
print("Exiting @ tick %i because %s" % (m5.curTick(), exit_event.getCause()))
|