The latest version of DRAMSys required several API changes which were applied in this commit. Also, the README for the usage of DRAMSys has been updated. The updated version fixes a bug in DRAMSys that caused some full-system simulations to loop endlessly. GitHub Issue: https://github.com/gem5/gem5/issues/1452
93 lines
4.0 KiB
Python
93 lines
4.0 KiB
Python
# Copyright (c) 2021 The Regents of the University of California
|
|
# All rights reserved.
|
|
#
|
|
# Redistribution and use in source and binary forms, with or without
|
|
# modification, are permitted provided that the following conditions are
|
|
# met: redistributions of source code must retain the above copyright
|
|
# notice, this list of conditions and the following disclaimer;
|
|
# redistributions in binary form must reproduce the above copyright
|
|
# notice, this list of conditions and the following disclaimer in the
|
|
# documentation and/or other materials provided with the distribution;
|
|
# neither the name of the copyright holders nor the names of its
|
|
# contributors may be used to endorse or promote products derived from
|
|
# this software without specific prior written permission.
|
|
#
|
|
# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
"""
|
|
This gem5 configuation script creates a simple board to run an ARM
|
|
"hello world" binary using the DRAMSys simulator.
|
|
|
|
**Important Note**: DRAMSys must be compiled into the gem5 binary to use the
|
|
DRRAMSys simulator. Please consult 'ext/dramsys/README' on how to compile
|
|
correctly. If this is not done correctly this script will run with error.
|
|
"""
|
|
|
|
from gem5.components.boards.simple_board import SimpleBoard
|
|
from gem5.components.cachehierarchies.classic.private_l1_cache_hierarchy import (
|
|
PrivateL1CacheHierarchy,
|
|
)
|
|
from gem5.components.memory import DRAMSysDDR3_1600
|
|
from gem5.components.processors.cpu_types import CPUTypes
|
|
from gem5.components.processors.simple_processor import SimpleProcessor
|
|
from gem5.isas import ISA
|
|
from gem5.resources.resource import obtain_resource
|
|
from gem5.simulate.simulator import Simulator
|
|
from gem5.utils.requires import requires
|
|
|
|
# This check ensures the gem5 binary is compiled to the ARM ISA target. If not,
|
|
# an exception will be thrown.
|
|
requires(isa_required=ISA.ARM)
|
|
|
|
# We need a cache as DRAMSys only accepts requests with the size of a cache line
|
|
cache_hierarchy = PrivateL1CacheHierarchy(l1d_size="32KiB", l1i_size="32KiB")
|
|
|
|
# We use a single channel DDR3_1600 memory system
|
|
memory = DRAMSysDDR3_1600()
|
|
|
|
# We use a simple Timing processor with one core.
|
|
processor = SimpleProcessor(cpu_type=CPUTypes.TIMING, isa=ISA.ARM, num_cores=1)
|
|
|
|
# The gem5 library simple board which can be used to run simple SE-mode
|
|
# simulations.
|
|
board = SimpleBoard(
|
|
clk_freq="3GHz",
|
|
processor=processor,
|
|
memory=memory,
|
|
cache_hierarchy=cache_hierarchy,
|
|
)
|
|
|
|
# Here we set the workload. In this case we want to run a simple "Hello World!"
|
|
# program compiled to the ARM ISA. The `Resource` class will automatically
|
|
# download the binary from the gem5 Resources cloud bucket if it's not already
|
|
# present.
|
|
board.set_se_binary_workload(
|
|
# The `Resource` class reads the `resources.json` file from the gem5
|
|
# resources repository:
|
|
# https://github.com/gem5/gem5-resources.
|
|
# Any resource specified in this file will be automatically retrieved.
|
|
# At the time of writing, this file is a WIP and does not contain all
|
|
# resources. Jira ticket: https://gem5.atlassian.net/browse/GEM5-1096
|
|
obtain_resource("arm-hello64-static", resource_version="1.0.0")
|
|
)
|
|
|
|
# Lastly we run the simulation.
|
|
simulator = Simulator(board=board)
|
|
simulator.run()
|
|
|
|
print(
|
|
"Exiting @ tick {} because {}.".format(
|
|
simulator.get_current_tick(), simulator.get_last_exit_event_cause()
|
|
)
|
|
)
|