Change-Id: I0907a6f1ada3038305c2d83a350a8d435ac657ba Reviewed-on: https://gem5-review.googlesource.com/c/public/gem5/+/25403 Reviewed-by: Bobby R. Bruce <bbruce@ucdavis.edu> Reviewed-by: Daniel Carvalho <odanrc@yahoo.com.br> Maintainer: Bobby R. Bruce <bbruce@ucdavis.edu> Tested-by: kokoro <noreply+kokoro@google.com>
83 lines
2.5 KiB
C++
83 lines
2.5 KiB
C++
/*
|
|
* Copyright (c) 2004-2005 The Regents of The University of Michigan
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions are
|
|
* met: redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer;
|
|
* redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution;
|
|
* neither the name of the copyright holders nor the names of its
|
|
* contributors may be used to endorse or promote products derived from
|
|
* this software without specific prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
*/
|
|
|
|
/**
|
|
* @file
|
|
* Generic interface for platforms
|
|
*/
|
|
|
|
#ifndef __DEV_PLATFORM_HH__
|
|
#define __DEV_PLATFORM_HH__
|
|
|
|
#include <bitset>
|
|
#include <set>
|
|
|
|
#include "params/Platform.hh"
|
|
#include "sim/sim_object.hh"
|
|
|
|
class IntrControl;
|
|
class Terminal;
|
|
class Uart;
|
|
class System;
|
|
|
|
|
|
class Platform : public SimObject
|
|
{
|
|
public:
|
|
/** Pointer to the interrupt controller */
|
|
IntrControl *intrctrl;
|
|
|
|
public:
|
|
typedef PlatformParams Params;
|
|
Platform(const Params *p);
|
|
virtual ~Platform();
|
|
|
|
/**
|
|
* Cause the cpu to post a serial interrupt to the CPU.
|
|
*/
|
|
virtual void postConsoleInt() = 0;
|
|
|
|
/**
|
|
* Clear a posted CPU interrupt
|
|
*/
|
|
virtual void clearConsoleInt() = 0;
|
|
|
|
|
|
/**
|
|
* Cause the chipset to post a cpi interrupt to the CPU.
|
|
*/
|
|
virtual void postPciInt(int line);
|
|
|
|
/**
|
|
* Clear a posted PCI->CPU interrupt
|
|
*/
|
|
virtual void clearPciInt(int line);
|
|
};
|
|
|
|
#endif // __DEV_PLATFORM_HH__
|