Update copyright dates and author list
SConscript:
arch/alpha/alpha_linux_process.cc:
arch/alpha/alpha_linux_process.hh:
arch/alpha/alpha_memory.cc:
arch/alpha/alpha_memory.hh:
arch/alpha/alpha_tru64_process.cc:
arch/alpha/alpha_tru64_process.hh:
arch/alpha/aout_machdep.h:
arch/alpha/arguments.cc:
arch/alpha/arguments.hh:
arch/alpha/ev5.cc:
arch/alpha/ev5.hh:
arch/alpha/faults.cc:
arch/alpha/faults.hh:
arch/alpha/isa_desc:
arch/alpha/isa_traits.hh:
arch/alpha/osfpal.cc:
arch/alpha/osfpal.hh:
arch/alpha/pseudo_inst.cc:
arch/alpha/pseudo_inst.hh:
arch/alpha/vptr.hh:
arch/alpha/vtophys.cc:
arch/alpha/vtophys.hh:
base/bitfield.hh:
base/callback.hh:
base/circlebuf.cc:
base/circlebuf.hh:
base/cprintf.cc:
base/cprintf.hh:
base/cprintf_formats.hh:
base/crc.hh:
base/date.cc:
base/dbl_list.hh:
base/endian.hh:
base/fast_alloc.cc:
base/fast_alloc.hh:
base/fifo_buffer.cc:
base/fifo_buffer.hh:
base/hashmap.hh:
base/hostinfo.cc:
base/hostinfo.hh:
base/hybrid_pred.cc:
base/hybrid_pred.hh:
base/inet.cc:
base/inet.hh:
base/inifile.cc:
base/inifile.hh:
base/intmath.cc:
base/intmath.hh:
base/match.cc:
base/match.hh:
base/misc.cc:
base/misc.hh:
base/mod_num.hh:
base/mysql.cc:
base/mysql.hh:
base/output.cc:
base/output.hh:
base/pollevent.cc:
base/pollevent.hh:
base/predictor.hh:
base/random.cc:
base/random.hh:
base/range.cc:
base/range.hh:
base/refcnt.hh:
base/remote_gdb.cc:
base/remote_gdb.hh:
base/res_list.hh:
base/sat_counter.cc:
base/sat_counter.hh:
base/sched_list.hh:
base/socket.cc:
base/socket.hh:
base/statistics.cc:
base/statistics.hh:
base/compression/lzss_compression.cc:
base/compression/lzss_compression.hh:
base/compression/null_compression.hh:
base/loader/aout_object.cc:
base/loader/aout_object.hh:
base/loader/ecoff_object.cc:
base/loader/ecoff_object.hh:
base/loader/elf_object.cc:
base/loader/elf_object.hh:
base/loader/object_file.cc:
base/loader/object_file.hh:
base/loader/symtab.cc:
base/loader/symtab.hh:
base/stats/events.cc:
base/stats/events.hh:
base/stats/flags.hh:
base/stats/mysql.cc:
base/stats/mysql.hh:
base/stats/mysql_run.hh:
base/stats/output.hh:
base/stats/statdb.cc:
base/stats/statdb.hh:
base/stats/text.cc:
base/stats/text.hh:
base/stats/types.hh:
base/stats/visit.cc:
base/stats/visit.hh:
base/str.cc:
base/str.hh:
base/time.cc:
base/time.hh:
base/timebuf.hh:
base/trace.cc:
base/trace.hh:
base/userinfo.cc:
base/userinfo.hh:
build/SConstruct:
cpu/base.cc:
cpu/base.hh:
cpu/base_dyn_inst.cc:
cpu/base_dyn_inst.hh:
cpu/exec_context.cc:
cpu/exec_context.hh:
cpu/exetrace.cc:
cpu/exetrace.hh:
cpu/inst_seq.hh:
cpu/intr_control.cc:
cpu/intr_control.hh:
cpu/memtest/memtest.cc:
cpu/pc_event.cc:
cpu/pc_event.hh:
cpu/smt.hh:
cpu/static_inst.cc:
cpu/static_inst.hh:
cpu/memtest/memtest.hh:
cpu/o3/sat_counter.cc:
cpu/o3/sat_counter.hh:
cpu/ozone/cpu.hh:
cpu/simple/cpu.cc:
cpu/simple/cpu.hh:
cpu/trace/opt_cpu.cc:
cpu/trace/opt_cpu.hh:
cpu/trace/reader/ibm_reader.cc:
cpu/trace/reader/ibm_reader.hh:
cpu/trace/reader/itx_reader.cc:
cpu/trace/reader/itx_reader.hh:
cpu/trace/reader/m5_reader.cc:
cpu/trace/reader/m5_reader.hh:
cpu/trace/reader/mem_trace_reader.cc:
cpu/trace/reader/mem_trace_reader.hh:
cpu/trace/trace_cpu.cc:
cpu/trace/trace_cpu.hh:
dev/alpha_access.h:
dev/alpha_console.cc:
dev/alpha_console.hh:
dev/baddev.cc:
dev/baddev.hh:
dev/disk_image.cc:
dev/disk_image.hh:
dev/etherbus.cc:
dev/etherbus.hh:
dev/etherdump.cc:
dev/etherdump.hh:
dev/etherint.cc:
dev/etherint.hh:
dev/etherlink.cc:
dev/etherlink.hh:
dev/etherpkt.cc:
dev/etherpkt.hh:
dev/ethertap.cc:
dev/ethertap.hh:
dev/ide_ctrl.cc:
dev/ide_ctrl.hh:
dev/ide_disk.cc:
dev/ide_disk.hh:
dev/io_device.cc:
dev/io_device.hh:
dev/ns_gige.cc:
dev/ns_gige.hh:
dev/ns_gige_reg.h:
dev/pciconfigall.cc:
dev/pciconfigall.hh:
dev/pcidev.cc:
dev/pcidev.hh:
dev/pcireg.h:
dev/pktfifo.cc:
dev/pktfifo.hh:
dev/platform.cc:
dev/platform.hh:
dev/simconsole.cc:
dev/simconsole.hh:
dev/simple_disk.cc:
dev/simple_disk.hh:
dev/sinic.cc:
dev/sinic.hh:
dev/sinicreg.hh:
dev/tsunami.cc:
dev/tsunami.hh:
dev/tsunami_cchip.cc:
dev/tsunami_cchip.hh:
dev/tsunami_io.cc:
dev/tsunami_io.hh:
dev/tsunami_pchip.cc:
dev/tsunami_pchip.hh:
dev/tsunamireg.h:
dev/uart.cc:
dev/uart.hh:
dev/uart8250.cc:
dev/uart8250.hh:
docs/stl.hh:
encumbered/cpu/full/op_class.hh:
kern/kernel_stats.cc:
kern/kernel_stats.hh:
kern/linux/linux.hh:
kern/linux/linux_syscalls.cc:
kern/linux/linux_syscalls.hh:
kern/linux/linux_system.cc:
kern/linux/linux_system.hh:
kern/linux/linux_threadinfo.hh:
kern/linux/printk.cc:
kern/linux/printk.hh:
kern/system_events.cc:
kern/system_events.hh:
kern/tru64/dump_mbuf.cc:
kern/tru64/dump_mbuf.hh:
kern/tru64/mbuf.hh:
kern/tru64/printf.cc:
kern/tru64/printf.hh:
kern/tru64/tru64.hh:
kern/tru64/tru64_events.cc:
kern/tru64/tru64_events.hh:
kern/tru64/tru64_syscalls.cc:
kern/tru64/tru64_syscalls.hh:
kern/tru64/tru64_system.cc:
kern/tru64/tru64_system.hh:
python/SConscript:
python/m5/__init__.py:
python/m5/config.py:
python/m5/convert.py:
python/m5/multidict.py:
python/m5/smartdict.py:
sim/async.hh:
sim/builder.cc:
sim/builder.hh:
sim/debug.cc:
sim/debug.hh:
sim/eventq.cc:
sim/eventq.hh:
sim/host.hh:
sim/main.cc:
sim/param.cc:
sim/param.hh:
sim/process.cc:
sim/process.hh:
sim/root.cc:
sim/serialize.cc:
sim/serialize.hh:
sim/sim_events.cc:
sim/sim_events.hh:
sim/sim_exit.hh:
sim/sim_object.cc:
sim/sim_object.hh:
sim/startup.cc:
sim/startup.hh:
sim/stat_control.cc:
sim/stat_control.hh:
sim/stats.hh:
sim/syscall_emul.cc:
sim/syscall_emul.hh:
sim/system.cc:
sim/system.hh:
test/bitvectest.cc:
test/circletest.cc:
test/cprintftest.cc:
test/genini.py:
test/initest.cc:
test/lru_test.cc:
test/nmtest.cc:
test/offtest.cc:
test/paramtest.cc:
test/rangetest.cc:
test/sized_test.cc:
test/stattest.cc:
test/strnumtest.cc:
test/symtest.cc:
test/tokentest.cc:
test/tracetest.cc:
util/ccdrv/devtime.c:
util/m5/m5.c:
util/oprofile-top.py:
util/rundiff:
util/m5/m5op.h:
util/m5/m5op.s:
util/stats/db.py:
util/stats/dbinit.py:
util/stats/display.py:
util/stats/info.py:
util/stats/print.py:
util/stats/stats.py:
util/tap/tap.cc:
Update copyright dates and author list
--HG--
extra : convert_revision : 0faba08fc0fc0146f1efb7f61e4b043c020ff9e4
241 lines
7.1 KiB
C++
241 lines
7.1 KiB
C++
|
|
/*
|
|
* Copyright (c) 2004-2005 The Regents of The University of Michigan
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions are
|
|
* met: redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer;
|
|
* redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution;
|
|
* neither the name of the copyright holders nor the names of its
|
|
* contributors may be used to endorse or promote products derived from
|
|
* this software without specific prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
*/
|
|
|
|
/**
|
|
* @file
|
|
* Definition of a memory trace CPU object for optimal caches. Uses a memory
|
|
* trace to access a fully associative cache with optimal replacement.
|
|
*/
|
|
|
|
#include <algorithm> // For heap functions.
|
|
|
|
#include "cpu/trace/opt_cpu.hh"
|
|
#include "cpu/trace/reader/mem_trace_reader.hh"
|
|
|
|
#include "sim/builder.hh"
|
|
#include "sim/sim_events.hh"
|
|
|
|
using namespace std;
|
|
|
|
OptCPU::OptCPU(const string &name,
|
|
MemTraceReader *_trace,
|
|
int block_size,
|
|
int cache_size,
|
|
int _assoc)
|
|
: SimObject(name), tickEvent(this), trace(_trace),
|
|
numBlks(cache_size/block_size), assoc(_assoc), numSets(numBlks/assoc),
|
|
setMask(numSets - 1)
|
|
{
|
|
int log_block_size = 0;
|
|
int tmp_block_size = block_size;
|
|
while (tmp_block_size > 1) {
|
|
++log_block_size;
|
|
tmp_block_size = tmp_block_size >> 1;
|
|
}
|
|
assert(1<<log_block_size == block_size);
|
|
MemReqPtr req;
|
|
trace->getNextReq(req);
|
|
refInfo.resize(numSets);
|
|
while (req) {
|
|
RefInfo temp;
|
|
temp.addr = req->paddr >> log_block_size;
|
|
int set = temp.addr & setMask;
|
|
refInfo[set].push_back(temp);
|
|
trace->getNextReq(req);
|
|
}
|
|
|
|
// Initialize top level of lookup table.
|
|
lookupTable.resize(16);
|
|
|
|
// Annotate references with next ref time.
|
|
for (int k = 0; k < numSets; ++k) {
|
|
for (RefIndex i = refInfo[k].size() - 1; i >= 0; --i) {
|
|
Addr addr = refInfo[k][i].addr;
|
|
initTable(addr, InfiniteRef);
|
|
refInfo[k][i].nextRefTime = lookupValue(addr);
|
|
setValue(addr, i);
|
|
}
|
|
}
|
|
|
|
// Reset the lookup table
|
|
for (int j = 0; j < 16; ++j) {
|
|
if (lookupTable[j].size() == (1<<16)) {
|
|
for (int k = 0; k < (1<<16); ++k) {
|
|
if (lookupTable[j][k].size() == (1<<16)) {
|
|
for (int l = 0; l < (1<<16); ++l) {
|
|
lookupTable[j][k][l] = -1;
|
|
}
|
|
}
|
|
}
|
|
}
|
|
}
|
|
|
|
tickEvent.schedule(0);
|
|
|
|
hits = 0;
|
|
misses = 0;
|
|
}
|
|
|
|
void
|
|
OptCPU::processSet(int set)
|
|
{
|
|
// Initialize cache
|
|
int blks_in_cache = 0;
|
|
RefIndex i = 0;
|
|
cacheHeap.clear();
|
|
cacheHeap.resize(assoc);
|
|
|
|
while (blks_in_cache < assoc) {
|
|
RefIndex cache_index = lookupValue(refInfo[set][i].addr);
|
|
if (cache_index == -1) {
|
|
// First reference to this block
|
|
misses++;
|
|
cache_index = blks_in_cache++;
|
|
setValue(refInfo[set][i].addr, cache_index);
|
|
} else {
|
|
hits++;
|
|
}
|
|
// update cache heap to most recent reference
|
|
cacheHeap[cache_index] = i;
|
|
if (++i >= refInfo[set].size()) {
|
|
return;
|
|
}
|
|
}
|
|
for (int start = assoc/2; start >= 0; --start) {
|
|
heapify(set,start);
|
|
}
|
|
//verifyHeap(set,0);
|
|
|
|
for (; i < refInfo[set].size(); ++i) {
|
|
RefIndex cache_index = lookupValue(refInfo[set][i].addr);
|
|
if (cache_index == -1) {
|
|
// miss
|
|
misses++;
|
|
// replace from cacheHeap[0]
|
|
// mark replaced block as absent
|
|
setValue(refInfo[set][cacheHeap[0]].addr, -1);
|
|
setValue(refInfo[set][i].addr, 0);
|
|
cacheHeap[0] = i;
|
|
heapify(set, 0);
|
|
// Make sure its in the cache
|
|
assert(lookupValue(refInfo[set][i].addr) != -1);
|
|
} else {
|
|
// hit
|
|
hits++;
|
|
assert(refInfo[set][cacheHeap[cache_index]].addr ==
|
|
refInfo[set][i].addr);
|
|
assert(refInfo[set][cacheHeap[cache_index]].nextRefTime == i);
|
|
assert(heapLeft(cache_index) >= assoc);
|
|
|
|
cacheHeap[cache_index] = i;
|
|
processRankIncrease(set, cache_index);
|
|
assert(lookupValue(refInfo[set][i].addr) != -1);
|
|
}
|
|
}
|
|
}
|
|
void
|
|
OptCPU::tick()
|
|
{
|
|
// Do opt simulation
|
|
|
|
int references = 0;
|
|
for (int set = 0; set < numSets; ++set) {
|
|
if (!refInfo[set].empty()) {
|
|
processSet(set);
|
|
}
|
|
references += refInfo[set].size();
|
|
}
|
|
// exit;
|
|
fprintf(stderr,"sys.cpu.misses %d #opt cache misses\n",misses);
|
|
fprintf(stderr,"sys.cpu.hits %d #opt cache hits\n", hits);
|
|
fprintf(stderr,"sys.cpu.accesses %d #opt cache acceses\n", references);
|
|
new SimExitEvent("Finshed Memory Trace");
|
|
}
|
|
|
|
void
|
|
OptCPU::initTable(Addr addr, RefIndex index)
|
|
{
|
|
int l1_index = (addr >> 32) & 0x0f;
|
|
int l2_index = (addr >> 16) & 0xffff;
|
|
assert(l1_index == addr >> 32);
|
|
if (lookupTable[l1_index].size() != (1<<16)) {
|
|
lookupTable[l1_index].resize(1<<16);
|
|
}
|
|
if (lookupTable[l1_index][l2_index].size() != (1<<16)) {
|
|
lookupTable[l1_index][l2_index].resize(1<<16, index);
|
|
}
|
|
}
|
|
|
|
OptCPU::TickEvent::TickEvent(OptCPU *c)
|
|
: Event(&mainEventQueue, CPU_Tick_Pri), cpu(c)
|
|
{
|
|
}
|
|
|
|
void
|
|
OptCPU::TickEvent::process()
|
|
{
|
|
cpu->tick();
|
|
}
|
|
|
|
const char *
|
|
OptCPU::TickEvent::description()
|
|
{
|
|
return "OptCPU tick event";
|
|
}
|
|
|
|
|
|
BEGIN_DECLARE_SIM_OBJECT_PARAMS(OptCPU)
|
|
|
|
SimObjectParam<MemTraceReader *> data_trace;
|
|
Param<int> size;
|
|
Param<int> block_size;
|
|
Param<int> assoc;
|
|
|
|
END_DECLARE_SIM_OBJECT_PARAMS(OptCPU)
|
|
|
|
BEGIN_INIT_SIM_OBJECT_PARAMS(OptCPU)
|
|
|
|
INIT_PARAM_DFLT(data_trace, "memory trace", NULL),
|
|
INIT_PARAM(size, "cache size"),
|
|
INIT_PARAM(block_size, "block size"),
|
|
INIT_PARAM(assoc,"associativity")
|
|
|
|
END_INIT_SIM_OBJECT_PARAMS(OptCPU)
|
|
|
|
CREATE_SIM_OBJECT(OptCPU)
|
|
{
|
|
return new OptCPU(getInstanceName(),
|
|
data_trace,
|
|
block_size,
|
|
size,
|
|
assoc);
|
|
}
|
|
|
|
REGISTER_SIM_OBJECT("OptCPU", OptCPU)
|