Update copyright dates and author list
SConscript:
arch/alpha/alpha_linux_process.cc:
arch/alpha/alpha_linux_process.hh:
arch/alpha/alpha_memory.cc:
arch/alpha/alpha_memory.hh:
arch/alpha/alpha_tru64_process.cc:
arch/alpha/alpha_tru64_process.hh:
arch/alpha/aout_machdep.h:
arch/alpha/arguments.cc:
arch/alpha/arguments.hh:
arch/alpha/ev5.cc:
arch/alpha/ev5.hh:
arch/alpha/faults.cc:
arch/alpha/faults.hh:
arch/alpha/isa_desc:
arch/alpha/isa_traits.hh:
arch/alpha/osfpal.cc:
arch/alpha/osfpal.hh:
arch/alpha/pseudo_inst.cc:
arch/alpha/pseudo_inst.hh:
arch/alpha/vptr.hh:
arch/alpha/vtophys.cc:
arch/alpha/vtophys.hh:
base/bitfield.hh:
base/callback.hh:
base/circlebuf.cc:
base/circlebuf.hh:
base/cprintf.cc:
base/cprintf.hh:
base/cprintf_formats.hh:
base/crc.hh:
base/date.cc:
base/dbl_list.hh:
base/endian.hh:
base/fast_alloc.cc:
base/fast_alloc.hh:
base/fifo_buffer.cc:
base/fifo_buffer.hh:
base/hashmap.hh:
base/hostinfo.cc:
base/hostinfo.hh:
base/hybrid_pred.cc:
base/hybrid_pred.hh:
base/inet.cc:
base/inet.hh:
base/inifile.cc:
base/inifile.hh:
base/intmath.cc:
base/intmath.hh:
base/match.cc:
base/match.hh:
base/misc.cc:
base/misc.hh:
base/mod_num.hh:
base/mysql.cc:
base/mysql.hh:
base/output.cc:
base/output.hh:
base/pollevent.cc:
base/pollevent.hh:
base/predictor.hh:
base/random.cc:
base/random.hh:
base/range.cc:
base/range.hh:
base/refcnt.hh:
base/remote_gdb.cc:
base/remote_gdb.hh:
base/res_list.hh:
base/sat_counter.cc:
base/sat_counter.hh:
base/sched_list.hh:
base/socket.cc:
base/socket.hh:
base/statistics.cc:
base/statistics.hh:
base/compression/lzss_compression.cc:
base/compression/lzss_compression.hh:
base/compression/null_compression.hh:
base/loader/aout_object.cc:
base/loader/aout_object.hh:
base/loader/ecoff_object.cc:
base/loader/ecoff_object.hh:
base/loader/elf_object.cc:
base/loader/elf_object.hh:
base/loader/object_file.cc:
base/loader/object_file.hh:
base/loader/symtab.cc:
base/loader/symtab.hh:
base/stats/events.cc:
base/stats/events.hh:
base/stats/flags.hh:
base/stats/mysql.cc:
base/stats/mysql.hh:
base/stats/mysql_run.hh:
base/stats/output.hh:
base/stats/statdb.cc:
base/stats/statdb.hh:
base/stats/text.cc:
base/stats/text.hh:
base/stats/types.hh:
base/stats/visit.cc:
base/stats/visit.hh:
base/str.cc:
base/str.hh:
base/time.cc:
base/time.hh:
base/timebuf.hh:
base/trace.cc:
base/trace.hh:
base/userinfo.cc:
base/userinfo.hh:
build/SConstruct:
cpu/base.cc:
cpu/base.hh:
cpu/base_dyn_inst.cc:
cpu/base_dyn_inst.hh:
cpu/exec_context.cc:
cpu/exec_context.hh:
cpu/exetrace.cc:
cpu/exetrace.hh:
cpu/inst_seq.hh:
cpu/intr_control.cc:
cpu/intr_control.hh:
cpu/memtest/memtest.cc:
cpu/pc_event.cc:
cpu/pc_event.hh:
cpu/smt.hh:
cpu/static_inst.cc:
cpu/static_inst.hh:
cpu/memtest/memtest.hh:
cpu/o3/sat_counter.cc:
cpu/o3/sat_counter.hh:
cpu/ozone/cpu.hh:
cpu/simple/cpu.cc:
cpu/simple/cpu.hh:
cpu/trace/opt_cpu.cc:
cpu/trace/opt_cpu.hh:
cpu/trace/reader/ibm_reader.cc:
cpu/trace/reader/ibm_reader.hh:
cpu/trace/reader/itx_reader.cc:
cpu/trace/reader/itx_reader.hh:
cpu/trace/reader/m5_reader.cc:
cpu/trace/reader/m5_reader.hh:
cpu/trace/reader/mem_trace_reader.cc:
cpu/trace/reader/mem_trace_reader.hh:
cpu/trace/trace_cpu.cc:
cpu/trace/trace_cpu.hh:
dev/alpha_access.h:
dev/alpha_console.cc:
dev/alpha_console.hh:
dev/baddev.cc:
dev/baddev.hh:
dev/disk_image.cc:
dev/disk_image.hh:
dev/etherbus.cc:
dev/etherbus.hh:
dev/etherdump.cc:
dev/etherdump.hh:
dev/etherint.cc:
dev/etherint.hh:
dev/etherlink.cc:
dev/etherlink.hh:
dev/etherpkt.cc:
dev/etherpkt.hh:
dev/ethertap.cc:
dev/ethertap.hh:
dev/ide_ctrl.cc:
dev/ide_ctrl.hh:
dev/ide_disk.cc:
dev/ide_disk.hh:
dev/io_device.cc:
dev/io_device.hh:
dev/ns_gige.cc:
dev/ns_gige.hh:
dev/ns_gige_reg.h:
dev/pciconfigall.cc:
dev/pciconfigall.hh:
dev/pcidev.cc:
dev/pcidev.hh:
dev/pcireg.h:
dev/pktfifo.cc:
dev/pktfifo.hh:
dev/platform.cc:
dev/platform.hh:
dev/simconsole.cc:
dev/simconsole.hh:
dev/simple_disk.cc:
dev/simple_disk.hh:
dev/sinic.cc:
dev/sinic.hh:
dev/sinicreg.hh:
dev/tsunami.cc:
dev/tsunami.hh:
dev/tsunami_cchip.cc:
dev/tsunami_cchip.hh:
dev/tsunami_io.cc:
dev/tsunami_io.hh:
dev/tsunami_pchip.cc:
dev/tsunami_pchip.hh:
dev/tsunamireg.h:
dev/uart.cc:
dev/uart.hh:
dev/uart8250.cc:
dev/uart8250.hh:
docs/stl.hh:
encumbered/cpu/full/op_class.hh:
kern/kernel_stats.cc:
kern/kernel_stats.hh:
kern/linux/linux.hh:
kern/linux/linux_syscalls.cc:
kern/linux/linux_syscalls.hh:
kern/linux/linux_system.cc:
kern/linux/linux_system.hh:
kern/linux/linux_threadinfo.hh:
kern/linux/printk.cc:
kern/linux/printk.hh:
kern/system_events.cc:
kern/system_events.hh:
kern/tru64/dump_mbuf.cc:
kern/tru64/dump_mbuf.hh:
kern/tru64/mbuf.hh:
kern/tru64/printf.cc:
kern/tru64/printf.hh:
kern/tru64/tru64.hh:
kern/tru64/tru64_events.cc:
kern/tru64/tru64_events.hh:
kern/tru64/tru64_syscalls.cc:
kern/tru64/tru64_syscalls.hh:
kern/tru64/tru64_system.cc:
kern/tru64/tru64_system.hh:
python/SConscript:
python/m5/__init__.py:
python/m5/config.py:
python/m5/convert.py:
python/m5/multidict.py:
python/m5/smartdict.py:
sim/async.hh:
sim/builder.cc:
sim/builder.hh:
sim/debug.cc:
sim/debug.hh:
sim/eventq.cc:
sim/eventq.hh:
sim/host.hh:
sim/main.cc:
sim/param.cc:
sim/param.hh:
sim/process.cc:
sim/process.hh:
sim/root.cc:
sim/serialize.cc:
sim/serialize.hh:
sim/sim_events.cc:
sim/sim_events.hh:
sim/sim_exit.hh:
sim/sim_object.cc:
sim/sim_object.hh:
sim/startup.cc:
sim/startup.hh:
sim/stat_control.cc:
sim/stat_control.hh:
sim/stats.hh:
sim/syscall_emul.cc:
sim/syscall_emul.hh:
sim/system.cc:
sim/system.hh:
test/bitvectest.cc:
test/circletest.cc:
test/cprintftest.cc:
test/genini.py:
test/initest.cc:
test/lru_test.cc:
test/nmtest.cc:
test/offtest.cc:
test/paramtest.cc:
test/rangetest.cc:
test/sized_test.cc:
test/stattest.cc:
test/strnumtest.cc:
test/symtest.cc:
test/tokentest.cc:
test/tracetest.cc:
util/ccdrv/devtime.c:
util/m5/m5.c:
util/oprofile-top.py:
util/rundiff:
util/m5/m5op.h:
util/m5/m5op.s:
util/stats/db.py:
util/stats/dbinit.py:
util/stats/display.py:
util/stats/info.py:
util/stats/print.py:
util/stats/stats.py:
util/tap/tap.cc:
Update copyright dates and author list
--HG--
extra : convert_revision : 0faba08fc0fc0146f1efb7f61e4b043c020ff9e4
627 lines
16 KiB
C++
627 lines
16 KiB
C++
/*
|
|
* Copyright (c) 2005 The Regents of The University of Michigan
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions are
|
|
* met: redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer;
|
|
* redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution;
|
|
* neither the name of the copyright holders nor the names of its
|
|
* contributors may be used to endorse or promote products derived from
|
|
* this software without specific prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
*/
|
|
|
|
#ifndef __CPU_OOO_CPU_OOO_CPU_HH__
|
|
#define __CPU_OOO_CPU_OOO_CPU_HH__
|
|
|
|
#include "base/statistics.hh"
|
|
#include "cpu/base.hh"
|
|
#include "cpu/exec_context.hh"
|
|
#include "encumbered/cpu/full/fu_pool.hh"
|
|
#include "cpu/ooo_cpu/ea_list.hh"
|
|
#include "cpu/pc_event.hh"
|
|
#include "cpu/static_inst.hh"
|
|
#include "mem/mem_interface.hh"
|
|
#include "sim/eventq.hh"
|
|
|
|
// forward declarations
|
|
#ifdef FULL_SYSTEM
|
|
class Processor;
|
|
class AlphaITB;
|
|
class AlphaDTB;
|
|
class PhysicalMemory;
|
|
|
|
class RemoteGDB;
|
|
class GDBListener;
|
|
|
|
#else
|
|
|
|
class Process;
|
|
|
|
#endif // FULL_SYSTEM
|
|
|
|
class Checkpoint;
|
|
class MemInterface;
|
|
|
|
namespace Trace {
|
|
class InstRecord;
|
|
}
|
|
|
|
/**
|
|
* Declaration of Out-of-Order CPU class. Basically it is a SimpleCPU with
|
|
* simple out-of-order capabilities added to it. It is still a 1 CPI machine
|
|
* (?), but is capable of handling cache misses. Basically it models having
|
|
* a ROB/IQ by only allowing a certain amount of instructions to execute while
|
|
* the cache miss is outstanding.
|
|
*/
|
|
|
|
template <class Impl>
|
|
class OoOCPU : public BaseCPU
|
|
{
|
|
private:
|
|
typedef typename Impl::DynInst DynInst;
|
|
typedef typename Impl::DynInstPtr DynInstPtr;
|
|
typedef typename Impl::ISA ISA;
|
|
|
|
public:
|
|
// main simulation loop (one cycle)
|
|
void tick();
|
|
|
|
private:
|
|
struct TickEvent : public Event
|
|
{
|
|
OoOCPU *cpu;
|
|
int width;
|
|
|
|
TickEvent(OoOCPU *c, int w);
|
|
void process();
|
|
const char *description();
|
|
};
|
|
|
|
TickEvent tickEvent;
|
|
|
|
/// Schedule tick event, regardless of its current state.
|
|
void scheduleTickEvent(int delay)
|
|
{
|
|
if (tickEvent.squashed())
|
|
tickEvent.reschedule(curTick + delay);
|
|
else if (!tickEvent.scheduled())
|
|
tickEvent.schedule(curTick + delay);
|
|
}
|
|
|
|
/// Unschedule tick event, regardless of its current state.
|
|
void unscheduleTickEvent()
|
|
{
|
|
if (tickEvent.scheduled())
|
|
tickEvent.squash();
|
|
}
|
|
|
|
private:
|
|
Trace::InstRecord *traceData;
|
|
|
|
template<typename T>
|
|
void trace_data(T data);
|
|
|
|
public:
|
|
//
|
|
enum Status {
|
|
Running,
|
|
Idle,
|
|
IcacheMiss,
|
|
IcacheMissComplete,
|
|
DcacheMissStall,
|
|
SwitchedOut
|
|
};
|
|
|
|
private:
|
|
Status _status;
|
|
|
|
public:
|
|
void post_interrupt(int int_num, int index);
|
|
|
|
void zero_fill_64(Addr addr) {
|
|
static int warned = 0;
|
|
if (!warned) {
|
|
warn ("WH64 is not implemented");
|
|
warned = 1;
|
|
}
|
|
};
|
|
|
|
struct Params : public BaseCPU::Params
|
|
{
|
|
MemInterface *icache_interface;
|
|
MemInterface *dcache_interface;
|
|
int width;
|
|
#ifdef FULL_SYSTEM
|
|
AlphaITB *itb;
|
|
AlphaDTB *dtb;
|
|
FunctionalMemory *mem;
|
|
#else
|
|
Process *process;
|
|
#endif
|
|
int issueWidth;
|
|
};
|
|
|
|
OoOCPU(Params *params);
|
|
|
|
virtual ~OoOCPU();
|
|
|
|
void init();
|
|
|
|
private:
|
|
void copyFromXC();
|
|
|
|
public:
|
|
// execution context
|
|
ExecContext *xc;
|
|
|
|
void switchOut();
|
|
void takeOverFrom(BaseCPU *oldCPU);
|
|
|
|
#ifdef FULL_SYSTEM
|
|
Addr dbg_vtophys(Addr addr);
|
|
|
|
bool interval_stats;
|
|
#endif
|
|
|
|
// L1 instruction cache
|
|
MemInterface *icacheInterface;
|
|
|
|
// L1 data cache
|
|
MemInterface *dcacheInterface;
|
|
|
|
FuncUnitPool *fuPool;
|
|
|
|
// Refcounted pointer to the one memory request.
|
|
MemReqPtr cacheMemReq;
|
|
|
|
class ICacheCompletionEvent : public Event
|
|
{
|
|
private:
|
|
OoOCPU *cpu;
|
|
|
|
public:
|
|
ICacheCompletionEvent(OoOCPU *_cpu);
|
|
|
|
virtual void process();
|
|
virtual const char *description();
|
|
};
|
|
|
|
// Will need to create a cache completion event upon any memory miss.
|
|
ICacheCompletionEvent iCacheCompletionEvent;
|
|
|
|
class DCacheCompletionEvent;
|
|
|
|
typedef typename
|
|
std::list<DCacheCompletionEvent>::iterator DCacheCompEventIt;
|
|
|
|
class DCacheCompletionEvent : public Event
|
|
{
|
|
private:
|
|
OoOCPU *cpu;
|
|
DynInstPtr inst;
|
|
DCacheCompEventIt dcceIt;
|
|
|
|
public:
|
|
DCacheCompletionEvent(OoOCPU *_cpu, DynInstPtr &_inst,
|
|
DCacheCompEventIt &_dcceIt);
|
|
|
|
virtual void process();
|
|
virtual const char *description();
|
|
};
|
|
|
|
friend class DCacheCompletionEvent;
|
|
|
|
protected:
|
|
std::list<DCacheCompletionEvent> dCacheCompList;
|
|
DCacheCompEventIt dcceIt;
|
|
|
|
private:
|
|
Status status() const { return _status; }
|
|
|
|
virtual void activateContext(int thread_num, int delay);
|
|
virtual void suspendContext(int thread_num);
|
|
virtual void deallocateContext(int thread_num);
|
|
virtual void haltContext(int thread_num);
|
|
|
|
// statistics
|
|
virtual void regStats();
|
|
virtual void resetStats();
|
|
|
|
// number of simulated instructions
|
|
Counter numInst;
|
|
Counter startNumInst;
|
|
Stats::Scalar<> numInsts;
|
|
|
|
virtual Counter totalInstructions() const
|
|
{
|
|
return numInst - startNumInst;
|
|
}
|
|
|
|
// number of simulated memory references
|
|
Stats::Scalar<> numMemRefs;
|
|
|
|
// number of simulated loads
|
|
Counter numLoad;
|
|
Counter startNumLoad;
|
|
|
|
// number of idle cycles
|
|
Stats::Average<> notIdleFraction;
|
|
Stats::Formula idleFraction;
|
|
|
|
// number of cycles stalled for I-cache misses
|
|
Stats::Scalar<> icacheStallCycles;
|
|
Counter lastIcacheStall;
|
|
|
|
// number of cycles stalled for D-cache misses
|
|
Stats::Scalar<> dcacheStallCycles;
|
|
Counter lastDcacheStall;
|
|
|
|
void processICacheCompletion();
|
|
|
|
public:
|
|
|
|
virtual void serialize(std::ostream &os);
|
|
virtual void unserialize(Checkpoint *cp, const std::string §ion);
|
|
|
|
#ifdef FULL_SYSTEM
|
|
bool validInstAddr(Addr addr) { return true; }
|
|
bool validDataAddr(Addr addr) { return true; }
|
|
int getInstAsid() { return xc->regs.instAsid(); }
|
|
int getDataAsid() { return xc->regs.dataAsid(); }
|
|
|
|
Fault translateInstReq(MemReqPtr &req)
|
|
{
|
|
return itb->translate(req);
|
|
}
|
|
|
|
Fault translateDataReadReq(MemReqPtr &req)
|
|
{
|
|
return dtb->translate(req, false);
|
|
}
|
|
|
|
Fault translateDataWriteReq(MemReqPtr &req)
|
|
{
|
|
return dtb->translate(req, true);
|
|
}
|
|
|
|
#else
|
|
bool validInstAddr(Addr addr)
|
|
{ return xc->validInstAddr(addr); }
|
|
|
|
bool validDataAddr(Addr addr)
|
|
{ return xc->validDataAddr(addr); }
|
|
|
|
int getInstAsid() { return xc->asid; }
|
|
int getDataAsid() { return xc->asid; }
|
|
|
|
Fault dummyTranslation(MemReqPtr &req)
|
|
{
|
|
#if 0
|
|
assert((req->vaddr >> 48 & 0xffff) == 0);
|
|
#endif
|
|
|
|
// put the asid in the upper 16 bits of the paddr
|
|
req->paddr = req->vaddr & ~((Addr)0xffff << sizeof(Addr) * 8 - 16);
|
|
req->paddr = req->paddr | (Addr)req->asid << sizeof(Addr) * 8 - 16;
|
|
return No_Fault;
|
|
}
|
|
Fault translateInstReq(MemReqPtr &req)
|
|
{
|
|
return dummyTranslation(req);
|
|
}
|
|
Fault translateDataReadReq(MemReqPtr &req)
|
|
{
|
|
return dummyTranslation(req);
|
|
}
|
|
Fault translateDataWriteReq(MemReqPtr &req)
|
|
{
|
|
return dummyTranslation(req);
|
|
}
|
|
|
|
#endif
|
|
|
|
template <class T>
|
|
Fault read(Addr addr, T &data, unsigned flags, DynInstPtr inst);
|
|
|
|
template <class T>
|
|
Fault write(T data, Addr addr, unsigned flags,
|
|
uint64_t *res, DynInstPtr inst);
|
|
|
|
void prefetch(Addr addr, unsigned flags)
|
|
{
|
|
// need to do this...
|
|
}
|
|
|
|
void writeHint(Addr addr, int size, unsigned flags)
|
|
{
|
|
// need to do this...
|
|
}
|
|
|
|
Fault copySrcTranslate(Addr src);
|
|
|
|
Fault copy(Addr dest);
|
|
|
|
private:
|
|
bool executeInst(DynInstPtr &inst);
|
|
|
|
void renameInst(DynInstPtr &inst);
|
|
|
|
void addInst(DynInstPtr &inst);
|
|
|
|
void commitHeadInst();
|
|
|
|
bool getOneInst();
|
|
|
|
Fault fetchCacheLine();
|
|
|
|
InstSeqNum getAndIncrementInstSeq();
|
|
|
|
bool ambigMemAddr;
|
|
|
|
private:
|
|
InstSeqNum globalSeqNum;
|
|
|
|
DynInstPtr renameTable[ISA::TotalNumRegs];
|
|
DynInstPtr commitTable[ISA::TotalNumRegs];
|
|
|
|
// Might need a table of the shadow registers as well.
|
|
#ifdef FULL_SYSTEM
|
|
DynInstPtr palShadowTable[ISA::NumIntRegs];
|
|
#endif
|
|
|
|
public:
|
|
// The register accessor methods provide the index of the
|
|
// instruction's operand (e.g., 0 or 1), not the architectural
|
|
// register index, to simplify the implementation of register
|
|
// renaming. We find the architectural register index by indexing
|
|
// into the instruction's own operand index table. Note that a
|
|
// raw pointer to the StaticInst is provided instead of a
|
|
// ref-counted StaticInstPtr to redice overhead. This is fine as
|
|
// long as these methods don't copy the pointer into any long-term
|
|
// storage (which is pretty hard to imagine they would have reason
|
|
// to do).
|
|
|
|
// In the OoO case these shouldn't read from the XC but rather from the
|
|
// rename table of DynInsts. Also these likely shouldn't be called very
|
|
// often, other than when adding things into the xc during say a syscall.
|
|
|
|
uint64_t readIntReg(StaticInst<TheISA> *si, int idx)
|
|
{
|
|
return xc->readIntReg(si->srcRegIdx(idx));
|
|
}
|
|
|
|
float readFloatRegSingle(StaticInst<TheISA> *si, int idx)
|
|
{
|
|
int reg_idx = si->srcRegIdx(idx) - TheISA::FP_Base_DepTag;
|
|
return xc->readFloatRegSingle(reg_idx);
|
|
}
|
|
|
|
double readFloatRegDouble(StaticInst<TheISA> *si, int idx)
|
|
{
|
|
int reg_idx = si->srcRegIdx(idx) - TheISA::FP_Base_DepTag;
|
|
return xc->readFloatRegDouble(reg_idx);
|
|
}
|
|
|
|
uint64_t readFloatRegInt(StaticInst<TheISA> *si, int idx)
|
|
{
|
|
int reg_idx = si->srcRegIdx(idx) - TheISA::FP_Base_DepTag;
|
|
return xc->readFloatRegInt(reg_idx);
|
|
}
|
|
|
|
void setIntReg(StaticInst<TheISA> *si, int idx, uint64_t val)
|
|
{
|
|
xc->setIntReg(si->destRegIdx(idx), val);
|
|
}
|
|
|
|
void setFloatRegSingle(StaticInst<TheISA> *si, int idx, float val)
|
|
{
|
|
int reg_idx = si->destRegIdx(idx) - TheISA::FP_Base_DepTag;
|
|
xc->setFloatRegSingle(reg_idx, val);
|
|
}
|
|
|
|
void setFloatRegDouble(StaticInst<TheISA> *si, int idx, double val)
|
|
{
|
|
int reg_idx = si->destRegIdx(idx) - TheISA::FP_Base_DepTag;
|
|
xc->setFloatRegDouble(reg_idx, val);
|
|
}
|
|
|
|
void setFloatRegInt(StaticInst<TheISA> *si, int idx, uint64_t val)
|
|
{
|
|
int reg_idx = si->destRegIdx(idx) - TheISA::FP_Base_DepTag;
|
|
xc->setFloatRegInt(reg_idx, val);
|
|
}
|
|
|
|
uint64_t readPC() { return PC; }
|
|
void setNextPC(Addr val) { nextPC = val; }
|
|
|
|
private:
|
|
Addr PC;
|
|
Addr nextPC;
|
|
|
|
unsigned issueWidth;
|
|
|
|
bool fetchRedirExcp;
|
|
bool fetchRedirBranch;
|
|
|
|
/** Mask to get a cache block's address. */
|
|
Addr cacheBlkMask;
|
|
|
|
unsigned cacheBlkSize;
|
|
|
|
Addr cacheBlkPC;
|
|
|
|
/** The cache line being fetched. */
|
|
uint8_t *cacheData;
|
|
|
|
protected:
|
|
bool cacheBlkValid;
|
|
|
|
private:
|
|
|
|
// Align an address (typically a PC) to the start of an I-cache block.
|
|
// We fold in the PISA 64- to 32-bit conversion here as well.
|
|
Addr icacheBlockAlignPC(Addr addr)
|
|
{
|
|
addr = ISA::realPCToFetchPC(addr);
|
|
return (addr & ~(cacheBlkMask));
|
|
}
|
|
|
|
unsigned instSize;
|
|
|
|
// ROB tracking stuff.
|
|
DynInstPtr robHeadPtr;
|
|
DynInstPtr robTailPtr;
|
|
unsigned robSize;
|
|
unsigned robInsts;
|
|
|
|
// List of outstanding EA instructions.
|
|
protected:
|
|
EAList eaList;
|
|
|
|
public:
|
|
void branchToTarget(Addr val)
|
|
{
|
|
if (!fetchRedirExcp) {
|
|
fetchRedirBranch = true;
|
|
PC = val;
|
|
}
|
|
}
|
|
|
|
// ISA stuff:
|
|
uint64_t readUniq() { return xc->readUniq(); }
|
|
void setUniq(uint64_t val) { xc->setUniq(val); }
|
|
|
|
uint64_t readFpcr() { return xc->readFpcr(); }
|
|
void setFpcr(uint64_t val) { xc->setFpcr(val); }
|
|
|
|
#ifdef FULL_SYSTEM
|
|
uint64_t readIpr(int idx, Fault &fault) { return xc->readIpr(idx, fault); }
|
|
Fault setIpr(int idx, uint64_t val) { return xc->setIpr(idx, val); }
|
|
Fault hwrei() { return xc->hwrei(); }
|
|
int readIntrFlag() { return xc->readIntrFlag(); }
|
|
void setIntrFlag(int val) { xc->setIntrFlag(val); }
|
|
bool inPalMode() { return xc->inPalMode(); }
|
|
void ev5_trap(Fault fault) { xc->ev5_trap(fault); }
|
|
bool simPalCheck(int palFunc) { return xc->simPalCheck(palFunc); }
|
|
#else
|
|
void syscall() { xc->syscall(); }
|
|
#endif
|
|
|
|
ExecContext *xcBase() { return xc; }
|
|
};
|
|
|
|
|
|
// precise architected memory state accessor macros
|
|
template <class Impl>
|
|
template <class T>
|
|
Fault
|
|
OoOCPU<Impl>::read(Addr addr, T &data, unsigned flags, DynInstPtr inst)
|
|
{
|
|
MemReqPtr readReq = new MemReq();
|
|
readReq->xc = xc;
|
|
readReq->asid = 0;
|
|
readReq->data = new uint8_t[64];
|
|
|
|
readReq->reset(addr, sizeof(T), flags);
|
|
|
|
// translate to physical address - This might be an ISA impl call
|
|
Fault fault = translateDataReadReq(readReq);
|
|
|
|
// do functional access
|
|
if (fault == No_Fault)
|
|
fault = xc->mem->read(readReq, data);
|
|
#if 0
|
|
if (traceData) {
|
|
traceData->setAddr(addr);
|
|
if (fault == No_Fault)
|
|
traceData->setData(data);
|
|
}
|
|
#endif
|
|
|
|
// if we have a cache, do cache access too
|
|
if (fault == No_Fault && dcacheInterface) {
|
|
readReq->cmd = Read;
|
|
readReq->completionEvent = NULL;
|
|
readReq->time = curTick;
|
|
/*MemAccessResult result = */dcacheInterface->access(readReq);
|
|
|
|
if (dcacheInterface->doEvents()) {
|
|
readReq->completionEvent = new DCacheCompletionEvent(this, inst,
|
|
dcceIt);
|
|
}
|
|
}
|
|
|
|
if (!dcacheInterface && (readReq->flags & UNCACHEABLE))
|
|
recordEvent("Uncached Read");
|
|
|
|
return fault;
|
|
}
|
|
|
|
template <class Impl>
|
|
template <class T>
|
|
Fault
|
|
OoOCPU<Impl>::write(T data, Addr addr, unsigned flags,
|
|
uint64_t *res, DynInstPtr inst)
|
|
{
|
|
MemReqPtr writeReq = new MemReq();
|
|
writeReq->xc = xc;
|
|
writeReq->asid = 0;
|
|
writeReq->data = new uint8_t[64];
|
|
|
|
#if 0
|
|
if (traceData) {
|
|
traceData->setAddr(addr);
|
|
traceData->setData(data);
|
|
}
|
|
#endif
|
|
|
|
writeReq->reset(addr, sizeof(T), flags);
|
|
|
|
// translate to physical address
|
|
Fault fault = translateDataWriteReq(writeReq);
|
|
|
|
// do functional access
|
|
if (fault == No_Fault)
|
|
fault = xc->write(writeReq, data);
|
|
|
|
if (fault == No_Fault && dcacheInterface) {
|
|
writeReq->cmd = Write;
|
|
memcpy(writeReq->data,(uint8_t *)&data,writeReq->size);
|
|
writeReq->completionEvent = NULL;
|
|
writeReq->time = curTick;
|
|
/*MemAccessResult result = */dcacheInterface->access(writeReq);
|
|
|
|
if (dcacheInterface->doEvents()) {
|
|
writeReq->completionEvent = new DCacheCompletionEvent(this, inst,
|
|
dcceIt);
|
|
}
|
|
}
|
|
|
|
if (res && (fault == No_Fault))
|
|
*res = writeReq->result;
|
|
|
|
if (!dcacheInterface && (writeReq->flags & UNCACHEABLE))
|
|
recordEvent("Uncached Write");
|
|
|
|
return fault;
|
|
}
|
|
|
|
|
|
#endif // __CPU_OOO_CPU_OOO_CPU_HH__
|