This patch addresses multiple cases: - When a controller has read/write permissions while others have read only permissions, the one with r/w permissions performs the read as the others may have stale data - When controllers only have lines with stale or busy access permissions, a valid copy of the line may be in a message in transit in the network or in a message buffer (not seen by the controller yet). In this case, we forward the functional request accordingly. - Sequencer messages should not accept functional reads - Functional writes also update the packet data on the sequencer outstanding request lists and the cpu-side response queue. Change-Id: I6b0656f1a2b81d41bdcf6c783dfa522a77393981 Signed-off-by: Tiago Mück <tiago.muck@arm.com> Reviewed-on: https://gem5-review.googlesource.com/c/public/gem5/+/22022 Tested-by: Gem5 Cloud Project GCB service account <345032938727@cloudbuild.gserviceaccount.com> Tested-by: kokoro <noreply+kokoro@google.com> Reviewed-by: John Alsop <johnathan.alsop@amd.com> Reviewed-by: Jason Lowe-Power <power.jg@gmail.com> Maintainer: Jason Lowe-Power <power.jg@gmail.com>
228 lines
7.0 KiB
C++
228 lines
7.0 KiB
C++
/*
|
|
* Copyright (c) 2012-2013,2019 ARM Limited
|
|
* All rights reserved.
|
|
*
|
|
* The license below extends only to copyright in the software and shall
|
|
* not be construed as granting a license to any other intellectual
|
|
* property including but not limited to intellectual property relating
|
|
* to a hardware implementation of the functionality of the software
|
|
* licensed hereunder. You may use the software subject to the license
|
|
* terms below provided that you ensure that this notice is replicated
|
|
* unmodified and in its entirety in all distributions of the software,
|
|
* modified or unmodified, in source code or in binary form.
|
|
*
|
|
* Copyright (c) 2009-2013 Advanced Micro Devices, Inc.
|
|
* Copyright (c) 2011 Mark D. Hill and David A. Wood
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions are
|
|
* met: redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer;
|
|
* redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution;
|
|
* neither the name of the copyright holders nor the names of its
|
|
* contributors may be used to endorse or promote products derived from
|
|
* this software without specific prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
*/
|
|
|
|
#ifndef __MEM_RUBY_SYSTEM_RUBYPORT_HH__
|
|
#define __MEM_RUBY_SYSTEM_RUBYPORT_HH__
|
|
|
|
#include <cassert>
|
|
#include <string>
|
|
|
|
#include "mem/ruby/common/MachineID.hh"
|
|
#include "mem/ruby/network/MessageBuffer.hh"
|
|
#include "mem/ruby/protocol/RequestStatus.hh"
|
|
#include "mem/ruby/system/RubySystem.hh"
|
|
#include "mem/tport.hh"
|
|
#include "params/RubyPort.hh"
|
|
#include "sim/clocked_object.hh"
|
|
|
|
class AbstractController;
|
|
|
|
class RubyPort : public ClockedObject
|
|
{
|
|
public:
|
|
class MemMasterPort : public QueuedMasterPort
|
|
{
|
|
private:
|
|
ReqPacketQueue reqQueue;
|
|
SnoopRespPacketQueue snoopRespQueue;
|
|
|
|
public:
|
|
MemMasterPort(const std::string &_name, RubyPort *_port);
|
|
|
|
protected:
|
|
bool recvTimingResp(PacketPtr pkt);
|
|
void recvRangeChange() {}
|
|
};
|
|
|
|
class MemSlavePort : public QueuedSlavePort
|
|
{
|
|
private:
|
|
RespPacketQueue queue;
|
|
bool access_backing_store;
|
|
bool no_retry_on_stall;
|
|
|
|
public:
|
|
MemSlavePort(const std::string &_name, RubyPort *_port,
|
|
bool _access_backing_store,
|
|
PortID id, bool _no_retry_on_stall);
|
|
void hitCallback(PacketPtr pkt);
|
|
void evictionCallback(Addr address);
|
|
|
|
protected:
|
|
bool recvTimingReq(PacketPtr pkt);
|
|
|
|
Tick recvAtomic(PacketPtr pkt);
|
|
|
|
void recvFunctional(PacketPtr pkt);
|
|
|
|
AddrRangeList getAddrRanges() const
|
|
{ AddrRangeList ranges; return ranges; }
|
|
|
|
void addToRetryList();
|
|
|
|
private:
|
|
bool isPhysMemAddress(Addr addr) const;
|
|
};
|
|
|
|
class PioMasterPort : public QueuedMasterPort
|
|
{
|
|
private:
|
|
ReqPacketQueue reqQueue;
|
|
SnoopRespPacketQueue snoopRespQueue;
|
|
|
|
public:
|
|
PioMasterPort(const std::string &_name, RubyPort *_port);
|
|
|
|
protected:
|
|
bool recvTimingResp(PacketPtr pkt);
|
|
void recvRangeChange();
|
|
};
|
|
|
|
class PioSlavePort : public QueuedSlavePort
|
|
{
|
|
private:
|
|
RespPacketQueue queue;
|
|
|
|
public:
|
|
PioSlavePort(const std::string &_name, RubyPort *_port);
|
|
|
|
protected:
|
|
bool recvTimingReq(PacketPtr pkt);
|
|
|
|
Tick recvAtomic(PacketPtr pkt);
|
|
|
|
void recvFunctional(PacketPtr pkt)
|
|
{ panic("recvFunctional should never be called on pio slave port!"); }
|
|
|
|
AddrRangeList getAddrRanges() const;
|
|
};
|
|
|
|
struct SenderState : public Packet::SenderState
|
|
{
|
|
MemSlavePort *port;
|
|
SenderState(MemSlavePort * _port) : port(_port)
|
|
{}
|
|
};
|
|
|
|
typedef RubyPortParams Params;
|
|
RubyPort(const Params *p);
|
|
virtual ~RubyPort() {}
|
|
|
|
void init() override;
|
|
|
|
Port &getPort(const std::string &if_name,
|
|
PortID idx=InvalidPortID) override;
|
|
|
|
virtual RequestStatus makeRequest(PacketPtr pkt) = 0;
|
|
virtual int outstandingCount() const = 0;
|
|
virtual bool isDeadlockEventScheduled() const = 0;
|
|
virtual void descheduleDeadlockEvent() = 0;
|
|
|
|
//
|
|
// Called by the controller to give the sequencer a pointer.
|
|
// A pointer to the controller is needed for atomic support.
|
|
//
|
|
void setController(AbstractController* _cntrl) { m_controller = _cntrl; }
|
|
uint32_t getId() { return m_version; }
|
|
DrainState drain() override;
|
|
|
|
bool isCPUSequencer() { return m_isCPUSequencer; }
|
|
|
|
virtual int functionalWrite(Packet *func_pkt);
|
|
|
|
protected:
|
|
void trySendRetries();
|
|
void ruby_hit_callback(PacketPtr pkt);
|
|
void testDrainComplete();
|
|
void ruby_eviction_callback(Addr address);
|
|
|
|
/**
|
|
* Called by the PIO port when receiving a timing response.
|
|
*
|
|
* @param pkt Response packet
|
|
* @param master_port_id Port id of the PIO port
|
|
*
|
|
* @return Whether successfully sent
|
|
*/
|
|
bool recvTimingResp(PacketPtr pkt, PortID master_port_id);
|
|
|
|
RubySystem *m_ruby_system;
|
|
uint32_t m_version;
|
|
AbstractController* m_controller;
|
|
MessageBuffer* m_mandatory_q_ptr;
|
|
bool m_usingRubyTester;
|
|
System* system;
|
|
|
|
std::vector<MemSlavePort *> slave_ports;
|
|
|
|
private:
|
|
bool onRetryList(MemSlavePort * port)
|
|
{
|
|
return (std::find(retryList.begin(), retryList.end(), port) !=
|
|
retryList.end());
|
|
}
|
|
void addToRetryList(MemSlavePort * port)
|
|
{
|
|
if (onRetryList(port)) return;
|
|
retryList.push_back(port);
|
|
}
|
|
|
|
PioMasterPort pioMasterPort;
|
|
PioSlavePort pioSlavePort;
|
|
MemMasterPort memMasterPort;
|
|
MemSlavePort memSlavePort;
|
|
unsigned int gotAddrRanges;
|
|
|
|
/** Vector of M5 Ports attached to this Ruby port. */
|
|
typedef std::vector<MemSlavePort *>::iterator CpuPortIter;
|
|
std::vector<PioMasterPort *> master_ports;
|
|
|
|
//
|
|
// Based on similar code in the M5 bus. Stores pointers to those ports
|
|
// that should be called when the Sequencer becomes available after a stall.
|
|
//
|
|
std::vector<MemSlavePort *> retryList;
|
|
|
|
bool m_isCPUSequencer;
|
|
};
|
|
|
|
#endif // __MEM_RUBY_SYSTEM_RUBYPORT_HH__
|