Update copyright dates and author list
SConscript:
arch/alpha/alpha_linux_process.cc:
arch/alpha/alpha_linux_process.hh:
arch/alpha/alpha_memory.cc:
arch/alpha/alpha_memory.hh:
arch/alpha/alpha_tru64_process.cc:
arch/alpha/alpha_tru64_process.hh:
arch/alpha/aout_machdep.h:
arch/alpha/arguments.cc:
arch/alpha/arguments.hh:
arch/alpha/ev5.cc:
arch/alpha/ev5.hh:
arch/alpha/faults.cc:
arch/alpha/faults.hh:
arch/alpha/isa_desc:
arch/alpha/isa_traits.hh:
arch/alpha/osfpal.cc:
arch/alpha/osfpal.hh:
arch/alpha/pseudo_inst.cc:
arch/alpha/pseudo_inst.hh:
arch/alpha/vptr.hh:
arch/alpha/vtophys.cc:
arch/alpha/vtophys.hh:
base/bitfield.hh:
base/callback.hh:
base/circlebuf.cc:
base/circlebuf.hh:
base/cprintf.cc:
base/cprintf.hh:
base/cprintf_formats.hh:
base/crc.hh:
base/date.cc:
base/dbl_list.hh:
base/endian.hh:
base/fast_alloc.cc:
base/fast_alloc.hh:
base/fifo_buffer.cc:
base/fifo_buffer.hh:
base/hashmap.hh:
base/hostinfo.cc:
base/hostinfo.hh:
base/hybrid_pred.cc:
base/hybrid_pred.hh:
base/inet.cc:
base/inet.hh:
base/inifile.cc:
base/inifile.hh:
base/intmath.cc:
base/intmath.hh:
base/match.cc:
base/match.hh:
base/misc.cc:
base/misc.hh:
base/mod_num.hh:
base/mysql.cc:
base/mysql.hh:
base/output.cc:
base/output.hh:
base/pollevent.cc:
base/pollevent.hh:
base/predictor.hh:
base/random.cc:
base/random.hh:
base/range.cc:
base/range.hh:
base/refcnt.hh:
base/remote_gdb.cc:
base/remote_gdb.hh:
base/res_list.hh:
base/sat_counter.cc:
base/sat_counter.hh:
base/sched_list.hh:
base/socket.cc:
base/socket.hh:
base/statistics.cc:
base/statistics.hh:
base/compression/lzss_compression.cc:
base/compression/lzss_compression.hh:
base/compression/null_compression.hh:
base/loader/aout_object.cc:
base/loader/aout_object.hh:
base/loader/ecoff_object.cc:
base/loader/ecoff_object.hh:
base/loader/elf_object.cc:
base/loader/elf_object.hh:
base/loader/object_file.cc:
base/loader/object_file.hh:
base/loader/symtab.cc:
base/loader/symtab.hh:
base/stats/events.cc:
base/stats/events.hh:
base/stats/flags.hh:
base/stats/mysql.cc:
base/stats/mysql.hh:
base/stats/mysql_run.hh:
base/stats/output.hh:
base/stats/statdb.cc:
base/stats/statdb.hh:
base/stats/text.cc:
base/stats/text.hh:
base/stats/types.hh:
base/stats/visit.cc:
base/stats/visit.hh:
base/str.cc:
base/str.hh:
base/time.cc:
base/time.hh:
base/timebuf.hh:
base/trace.cc:
base/trace.hh:
base/userinfo.cc:
base/userinfo.hh:
build/SConstruct:
cpu/base.cc:
cpu/base.hh:
cpu/base_dyn_inst.cc:
cpu/base_dyn_inst.hh:
cpu/exec_context.cc:
cpu/exec_context.hh:
cpu/exetrace.cc:
cpu/exetrace.hh:
cpu/inst_seq.hh:
cpu/intr_control.cc:
cpu/intr_control.hh:
cpu/memtest/memtest.cc:
cpu/pc_event.cc:
cpu/pc_event.hh:
cpu/smt.hh:
cpu/static_inst.cc:
cpu/static_inst.hh:
cpu/memtest/memtest.hh:
cpu/o3/sat_counter.cc:
cpu/o3/sat_counter.hh:
cpu/ozone/cpu.hh:
cpu/simple/cpu.cc:
cpu/simple/cpu.hh:
cpu/trace/opt_cpu.cc:
cpu/trace/opt_cpu.hh:
cpu/trace/reader/ibm_reader.cc:
cpu/trace/reader/ibm_reader.hh:
cpu/trace/reader/itx_reader.cc:
cpu/trace/reader/itx_reader.hh:
cpu/trace/reader/m5_reader.cc:
cpu/trace/reader/m5_reader.hh:
cpu/trace/reader/mem_trace_reader.cc:
cpu/trace/reader/mem_trace_reader.hh:
cpu/trace/trace_cpu.cc:
cpu/trace/trace_cpu.hh:
dev/alpha_access.h:
dev/alpha_console.cc:
dev/alpha_console.hh:
dev/baddev.cc:
dev/baddev.hh:
dev/disk_image.cc:
dev/disk_image.hh:
dev/etherbus.cc:
dev/etherbus.hh:
dev/etherdump.cc:
dev/etherdump.hh:
dev/etherint.cc:
dev/etherint.hh:
dev/etherlink.cc:
dev/etherlink.hh:
dev/etherpkt.cc:
dev/etherpkt.hh:
dev/ethertap.cc:
dev/ethertap.hh:
dev/ide_ctrl.cc:
dev/ide_ctrl.hh:
dev/ide_disk.cc:
dev/ide_disk.hh:
dev/io_device.cc:
dev/io_device.hh:
dev/ns_gige.cc:
dev/ns_gige.hh:
dev/ns_gige_reg.h:
dev/pciconfigall.cc:
dev/pciconfigall.hh:
dev/pcidev.cc:
dev/pcidev.hh:
dev/pcireg.h:
dev/pktfifo.cc:
dev/pktfifo.hh:
dev/platform.cc:
dev/platform.hh:
dev/simconsole.cc:
dev/simconsole.hh:
dev/simple_disk.cc:
dev/simple_disk.hh:
dev/sinic.cc:
dev/sinic.hh:
dev/sinicreg.hh:
dev/tsunami.cc:
dev/tsunami.hh:
dev/tsunami_cchip.cc:
dev/tsunami_cchip.hh:
dev/tsunami_io.cc:
dev/tsunami_io.hh:
dev/tsunami_pchip.cc:
dev/tsunami_pchip.hh:
dev/tsunamireg.h:
dev/uart.cc:
dev/uart.hh:
dev/uart8250.cc:
dev/uart8250.hh:
docs/stl.hh:
encumbered/cpu/full/op_class.hh:
kern/kernel_stats.cc:
kern/kernel_stats.hh:
kern/linux/linux.hh:
kern/linux/linux_syscalls.cc:
kern/linux/linux_syscalls.hh:
kern/linux/linux_system.cc:
kern/linux/linux_system.hh:
kern/linux/linux_threadinfo.hh:
kern/linux/printk.cc:
kern/linux/printk.hh:
kern/system_events.cc:
kern/system_events.hh:
kern/tru64/dump_mbuf.cc:
kern/tru64/dump_mbuf.hh:
kern/tru64/mbuf.hh:
kern/tru64/printf.cc:
kern/tru64/printf.hh:
kern/tru64/tru64.hh:
kern/tru64/tru64_events.cc:
kern/tru64/tru64_events.hh:
kern/tru64/tru64_syscalls.cc:
kern/tru64/tru64_syscalls.hh:
kern/tru64/tru64_system.cc:
kern/tru64/tru64_system.hh:
python/SConscript:
python/m5/__init__.py:
python/m5/config.py:
python/m5/convert.py:
python/m5/multidict.py:
python/m5/smartdict.py:
sim/async.hh:
sim/builder.cc:
sim/builder.hh:
sim/debug.cc:
sim/debug.hh:
sim/eventq.cc:
sim/eventq.hh:
sim/host.hh:
sim/main.cc:
sim/param.cc:
sim/param.hh:
sim/process.cc:
sim/process.hh:
sim/root.cc:
sim/serialize.cc:
sim/serialize.hh:
sim/sim_events.cc:
sim/sim_events.hh:
sim/sim_exit.hh:
sim/sim_object.cc:
sim/sim_object.hh:
sim/startup.cc:
sim/startup.hh:
sim/stat_control.cc:
sim/stat_control.hh:
sim/stats.hh:
sim/syscall_emul.cc:
sim/syscall_emul.hh:
sim/system.cc:
sim/system.hh:
test/bitvectest.cc:
test/circletest.cc:
test/cprintftest.cc:
test/genini.py:
test/initest.cc:
test/lru_test.cc:
test/nmtest.cc:
test/offtest.cc:
test/paramtest.cc:
test/rangetest.cc:
test/sized_test.cc:
test/stattest.cc:
test/strnumtest.cc:
test/symtest.cc:
test/tokentest.cc:
test/tracetest.cc:
util/ccdrv/devtime.c:
util/m5/m5.c:
util/oprofile-top.py:
util/rundiff:
util/m5/m5op.h:
util/m5/m5op.s:
util/stats/db.py:
util/stats/dbinit.py:
util/stats/display.py:
util/stats/info.py:
util/stats/print.py:
util/stats/stats.py:
util/tap/tap.cc:
Update copyright dates and author list
--HG--
extra : convert_revision : 0faba08fc0fc0146f1efb7f61e4b043c020ff9e4
404 lines
15 KiB
C++
404 lines
15 KiB
C++
/*
|
|
* Copyright (c) 2004-2005 The Regents of The University of Michigan
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions are
|
|
* met: redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer;
|
|
* redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution;
|
|
* neither the name of the copyright holders nor the names of its
|
|
* contributors may be used to endorse or promote products derived from
|
|
* this software without specific prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
*/
|
|
|
|
/* @file
|
|
* A single PCI device configuration space entry.
|
|
*/
|
|
|
|
#include <list>
|
|
#include <sstream>
|
|
#include <string>
|
|
#include <vector>
|
|
|
|
#include "base/inifile.hh"
|
|
#include "base/misc.hh"
|
|
#include "base/str.hh" // for to_number
|
|
#include "base/trace.hh"
|
|
#include "dev/pcidev.hh"
|
|
#include "dev/pciconfigall.hh"
|
|
#include "mem/bus/bus.hh"
|
|
#include "mem/functional/memory_control.hh"
|
|
#include "sim/builder.hh"
|
|
#include "sim/param.hh"
|
|
#include "sim/root.hh"
|
|
#include "dev/tsunamireg.h"
|
|
|
|
using namespace std;
|
|
|
|
PciDev::PciDev(Params *p)
|
|
: DmaDevice(p->name, p->plat), _params(p), plat(p->plat),
|
|
configData(p->configData)
|
|
{
|
|
// copy the config data from the PciConfigData object
|
|
if (configData) {
|
|
memcpy(config.data, configData->config.data, sizeof(config.data));
|
|
memcpy(BARSize, configData->BARSize, sizeof(BARSize));
|
|
memcpy(BARAddrs, configData->BARAddrs, sizeof(BARAddrs));
|
|
} else
|
|
panic("NULL pointer to configuration data");
|
|
|
|
// Setup pointer in config space to point to this entry
|
|
if (p->configSpace->deviceExists(p->deviceNum, p->functionNum))
|
|
panic("Two PCI devices occuping same dev: %#x func: %#x",
|
|
p->deviceNum, p->functionNum);
|
|
else
|
|
p->configSpace->registerDevice(p->deviceNum, p->functionNum, this);
|
|
}
|
|
|
|
void
|
|
PciDev::ReadConfig(int offset, int size, uint8_t *data)
|
|
{
|
|
if (offset >= PCI_DEVICE_SPECIFIC)
|
|
panic("Device specific PCI config space not implemented!\n");
|
|
|
|
switch(size) {
|
|
case sizeof(uint32_t):
|
|
memcpy((uint8_t*)data, config.data + offset, sizeof(uint32_t));
|
|
*(uint32_t*)data = htoa(*(uint32_t*)data);
|
|
DPRINTF(PCIDEV,
|
|
"read device: %#x function: %#x register: %#x %d bytes: data: %#x\n",
|
|
params()->deviceNum, params()->functionNum, offset, size,
|
|
*(uint32_t*)(config.data + offset));
|
|
break;
|
|
|
|
case sizeof(uint16_t):
|
|
memcpy((uint8_t*)data, config.data + offset, sizeof(uint16_t));
|
|
*(uint16_t*)data = htoa(*(uint16_t*)data);
|
|
DPRINTF(PCIDEV,
|
|
"read device: %#x function: %#x register: %#x %d bytes: data: %#x\n",
|
|
params()->deviceNum, params()->functionNum, offset, size,
|
|
*(uint16_t*)(config.data + offset));
|
|
break;
|
|
|
|
case sizeof(uint8_t):
|
|
memcpy((uint8_t*)data, config.data + offset, sizeof(uint8_t));
|
|
DPRINTF(PCIDEV,
|
|
"read device: %#x function: %#x register: %#x %d bytes: data: %#x\n",
|
|
params()->deviceNum, params()->functionNum, offset, size,
|
|
(uint16_t)(*(uint8_t*)(config.data + offset)));
|
|
break;
|
|
|
|
default:
|
|
panic("Invalid Read Size");
|
|
}
|
|
}
|
|
|
|
void
|
|
PciDev::WriteConfig(int offset, int size, uint32_t data)
|
|
{
|
|
if (offset >= PCI_DEVICE_SPECIFIC)
|
|
panic("Device specific PCI config space not implemented!\n");
|
|
|
|
uint32_t barnum;
|
|
|
|
union {
|
|
uint8_t byte_value;
|
|
uint16_t half_value;
|
|
uint32_t word_value;
|
|
};
|
|
word_value = data;
|
|
|
|
DPRINTF(PCIDEV,
|
|
"write device: %#x function: %#x reg: %#x size: %d data: %#x\n",
|
|
params()->deviceNum, params()->functionNum, offset, size,
|
|
word_value);
|
|
|
|
barnum = (offset - PCI0_BASE_ADDR0) >> 2;
|
|
|
|
switch (size) {
|
|
case sizeof(uint8_t): // 1-byte access
|
|
switch (offset) {
|
|
case PCI0_INTERRUPT_LINE:
|
|
case PCI_CACHE_LINE_SIZE:
|
|
case PCI_LATENCY_TIMER:
|
|
*(uint8_t *)&config.data[offset] = htoa(byte_value);
|
|
break;
|
|
|
|
default:
|
|
panic("writing to a read only register");
|
|
}
|
|
break;
|
|
|
|
case sizeof(uint16_t): // 2-byte access
|
|
switch (offset) {
|
|
case PCI_COMMAND:
|
|
case PCI_STATUS:
|
|
case PCI_CACHE_LINE_SIZE:
|
|
*(uint16_t *)&config.data[offset] = htoa(half_value);
|
|
break;
|
|
|
|
default:
|
|
panic("writing to a read only register");
|
|
}
|
|
break;
|
|
|
|
case sizeof(uint16_t)+1: // 3-byte access
|
|
panic("invalid access size");
|
|
|
|
case sizeof(uint32_t): // 4-byte access
|
|
switch (offset) {
|
|
case PCI0_BASE_ADDR0:
|
|
case PCI0_BASE_ADDR1:
|
|
case PCI0_BASE_ADDR2:
|
|
case PCI0_BASE_ADDR3:
|
|
case PCI0_BASE_ADDR4:
|
|
case PCI0_BASE_ADDR5:
|
|
// Writing 0xffffffff to a BAR tells the card to set the
|
|
// value of the bar
|
|
// to size of memory it needs
|
|
if (word_value == 0xffffffff) {
|
|
// This is I/O Space, bottom two bits are read only
|
|
if (htoa(config.data[offset]) & 0x1) {
|
|
*(uint32_t *)&config.data[offset] = htoa(
|
|
~(BARSize[barnum] - 1) |
|
|
(htoa(config.data[offset]) & 0x3));
|
|
} else {
|
|
// This is memory space, bottom four bits are read only
|
|
*(uint32_t *)&config.data[offset] = htoa(
|
|
~(BARSize[barnum] - 1) |
|
|
(htoa(config.data[offset]) & 0xF));
|
|
}
|
|
} else {
|
|
MemoryController *mmu = params()->mmu;
|
|
|
|
// This is I/O Space, bottom two bits are read only
|
|
if(htoa(config.data[offset]) & 0x1) {
|
|
*(uint32_t *)&config.data[offset] =
|
|
htoa((word_value & ~0x3) |
|
|
(htoa(config.data[offset]) & 0x3));
|
|
|
|
if (word_value & ~0x1) {
|
|
Addr base_addr = (word_value & ~0x1) + TSUNAMI_PCI0_IO;
|
|
Addr base_size = BARSize[barnum];
|
|
|
|
// It's never been set
|
|
if (BARAddrs[barnum] == 0)
|
|
mmu->add_child((FunctionalMemory *)this,
|
|
RangeSize(base_addr, base_size));
|
|
else
|
|
mmu->update_child((FunctionalMemory *)this,
|
|
RangeSize(BARAddrs[barnum],
|
|
base_size),
|
|
RangeSize(base_addr, base_size));
|
|
|
|
BARAddrs[barnum] = base_addr;
|
|
}
|
|
|
|
} else {
|
|
// This is memory space, bottom four bits are read only
|
|
*(uint32_t *)&config.data[offset] =
|
|
htoa((word_value & ~0xF) |
|
|
(htoa(config.data[offset]) & 0xF));
|
|
|
|
if (word_value & ~0x3) {
|
|
Addr base_addr = (word_value & ~0x3) +
|
|
TSUNAMI_PCI0_MEMORY;
|
|
|
|
Addr base_size = BARSize[barnum];
|
|
|
|
// It's never been set
|
|
if (BARAddrs[barnum] == 0)
|
|
mmu->add_child((FunctionalMemory *)this,
|
|
RangeSize(base_addr, base_size));
|
|
else
|
|
mmu->update_child((FunctionalMemory *)this,
|
|
RangeSize(BARAddrs[barnum],
|
|
base_size),
|
|
RangeSize(base_addr, base_size));
|
|
|
|
BARAddrs[barnum] = base_addr;
|
|
}
|
|
}
|
|
}
|
|
break;
|
|
|
|
case PCI0_ROM_BASE_ADDR:
|
|
if (word_value == 0xfffffffe)
|
|
*(uint32_t *)&config.data[offset] = 0xffffffff;
|
|
else
|
|
*(uint32_t *)&config.data[offset] = htoa(word_value);
|
|
break;
|
|
|
|
case PCI_COMMAND:
|
|
// This could also clear some of the error bits in the Status
|
|
// register. However they should never get set, so lets ignore
|
|
// it for now
|
|
*(uint16_t *)&config.data[offset] = htoa(half_value);
|
|
break;
|
|
|
|
default:
|
|
DPRINTF(PCIDEV, "Writing to a read only register");
|
|
}
|
|
break;
|
|
}
|
|
}
|
|
|
|
void
|
|
PciDev::serialize(ostream &os)
|
|
{
|
|
SERIALIZE_ARRAY(BARSize, 6);
|
|
SERIALIZE_ARRAY(BARAddrs, 6);
|
|
SERIALIZE_ARRAY(config.data, 64);
|
|
}
|
|
|
|
void
|
|
PciDev::unserialize(Checkpoint *cp, const std::string §ion)
|
|
{
|
|
UNSERIALIZE_ARRAY(BARSize, 6);
|
|
UNSERIALIZE_ARRAY(BARAddrs, 6);
|
|
UNSERIALIZE_ARRAY(config.data, 64);
|
|
|
|
// Add the MMU mappings for the BARs
|
|
for (int i=0; i < 6; i++) {
|
|
if (BARAddrs[i] != 0)
|
|
params()->mmu->add_child(this, RangeSize(BARAddrs[i], BARSize[i]));
|
|
}
|
|
}
|
|
|
|
#ifndef DOXYGEN_SHOULD_SKIP_THIS
|
|
|
|
BEGIN_DECLARE_SIM_OBJECT_PARAMS(PciConfigData)
|
|
|
|
Param<uint16_t> VendorID;
|
|
Param<uint16_t> DeviceID;
|
|
Param<uint16_t> Command;
|
|
Param<uint16_t> Status;
|
|
Param<uint8_t> Revision;
|
|
Param<uint8_t> ProgIF;
|
|
Param<uint8_t> SubClassCode;
|
|
Param<uint8_t> ClassCode;
|
|
Param<uint8_t> CacheLineSize;
|
|
Param<uint8_t> LatencyTimer;
|
|
Param<uint8_t> HeaderType;
|
|
Param<uint8_t> BIST;
|
|
Param<uint32_t> BAR0;
|
|
Param<uint32_t> BAR1;
|
|
Param<uint32_t> BAR2;
|
|
Param<uint32_t> BAR3;
|
|
Param<uint32_t> BAR4;
|
|
Param<uint32_t> BAR5;
|
|
Param<uint32_t> CardbusCIS;
|
|
Param<uint16_t> SubsystemVendorID;
|
|
Param<uint16_t> SubsystemID;
|
|
Param<uint32_t> ExpansionROM;
|
|
Param<uint8_t> InterruptLine;
|
|
Param<uint8_t> InterruptPin;
|
|
Param<uint8_t> MinimumGrant;
|
|
Param<uint8_t> MaximumLatency;
|
|
Param<uint32_t> BAR0Size;
|
|
Param<uint32_t> BAR1Size;
|
|
Param<uint32_t> BAR2Size;
|
|
Param<uint32_t> BAR3Size;
|
|
Param<uint32_t> BAR4Size;
|
|
Param<uint32_t> BAR5Size;
|
|
|
|
END_DECLARE_SIM_OBJECT_PARAMS(PciConfigData)
|
|
|
|
BEGIN_INIT_SIM_OBJECT_PARAMS(PciConfigData)
|
|
|
|
INIT_PARAM(VendorID, "Vendor ID"),
|
|
INIT_PARAM(DeviceID, "Device ID"),
|
|
INIT_PARAM_DFLT(Command, "Command Register", 0x00),
|
|
INIT_PARAM_DFLT(Status, "Status Register", 0x00),
|
|
INIT_PARAM_DFLT(Revision, "Device Revision", 0x00),
|
|
INIT_PARAM_DFLT(ProgIF, "Programming Interface", 0x00),
|
|
INIT_PARAM(SubClassCode, "Sub-Class Code"),
|
|
INIT_PARAM(ClassCode, "Class Code"),
|
|
INIT_PARAM_DFLT(CacheLineSize, "System Cacheline Size", 0x00),
|
|
INIT_PARAM_DFLT(LatencyTimer, "PCI Latency Timer", 0x00),
|
|
INIT_PARAM_DFLT(HeaderType, "PCI Header Type", 0x00),
|
|
INIT_PARAM_DFLT(BIST, "Built In Self Test", 0x00),
|
|
INIT_PARAM_DFLT(BAR0, "Base Address Register 0", 0x00),
|
|
INIT_PARAM_DFLT(BAR1, "Base Address Register 1", 0x00),
|
|
INIT_PARAM_DFLT(BAR2, "Base Address Register 2", 0x00),
|
|
INIT_PARAM_DFLT(BAR3, "Base Address Register 3", 0x00),
|
|
INIT_PARAM_DFLT(BAR4, "Base Address Register 4", 0x00),
|
|
INIT_PARAM_DFLT(BAR5, "Base Address Register 5", 0x00),
|
|
INIT_PARAM_DFLT(CardbusCIS, "Cardbus Card Information Structure", 0x00),
|
|
INIT_PARAM_DFLT(SubsystemVendorID, "Subsystem Vendor ID", 0x00),
|
|
INIT_PARAM_DFLT(SubsystemID, "Subsystem ID", 0x00),
|
|
INIT_PARAM_DFLT(ExpansionROM, "Expansion ROM Base Address Register", 0x00),
|
|
INIT_PARAM(InterruptLine, "Interrupt Line Register"),
|
|
INIT_PARAM(InterruptPin, "Interrupt Pin Register"),
|
|
INIT_PARAM_DFLT(MinimumGrant, "Minimum Grant", 0x00),
|
|
INIT_PARAM_DFLT(MaximumLatency, "Maximum Latency", 0x00),
|
|
INIT_PARAM_DFLT(BAR0Size, "Base Address Register 0 Size", 0x00),
|
|
INIT_PARAM_DFLT(BAR1Size, "Base Address Register 1 Size", 0x00),
|
|
INIT_PARAM_DFLT(BAR2Size, "Base Address Register 2 Size", 0x00),
|
|
INIT_PARAM_DFLT(BAR3Size, "Base Address Register 3 Size", 0x00),
|
|
INIT_PARAM_DFLT(BAR4Size, "Base Address Register 4 Size", 0x00),
|
|
INIT_PARAM_DFLT(BAR5Size, "Base Address Register 5 Size", 0x00)
|
|
|
|
END_INIT_SIM_OBJECT_PARAMS(PciConfigData)
|
|
|
|
CREATE_SIM_OBJECT(PciConfigData)
|
|
{
|
|
PciConfigData *data = new PciConfigData(getInstanceName());
|
|
|
|
data->config.hdr.vendor = htoa(VendorID);
|
|
data->config.hdr.device = htoa(DeviceID);
|
|
data->config.hdr.command = htoa(Command);
|
|
data->config.hdr.status = htoa(Status);
|
|
data->config.hdr.revision = htoa(Revision);
|
|
data->config.hdr.progIF = htoa(ProgIF);
|
|
data->config.hdr.subClassCode = htoa(SubClassCode);
|
|
data->config.hdr.classCode = htoa(ClassCode);
|
|
data->config.hdr.cacheLineSize = htoa(CacheLineSize);
|
|
data->config.hdr.latencyTimer = htoa(LatencyTimer);
|
|
data->config.hdr.headerType = htoa(HeaderType);
|
|
data->config.hdr.bist = htoa(BIST);
|
|
|
|
data->config.hdr.pci0.baseAddr0 = htoa(BAR0);
|
|
data->config.hdr.pci0.baseAddr1 = htoa(BAR1);
|
|
data->config.hdr.pci0.baseAddr2 = htoa(BAR2);
|
|
data->config.hdr.pci0.baseAddr3 = htoa(BAR3);
|
|
data->config.hdr.pci0.baseAddr4 = htoa(BAR4);
|
|
data->config.hdr.pci0.baseAddr5 = htoa(BAR5);
|
|
data->config.hdr.pci0.cardbusCIS = htoa(CardbusCIS);
|
|
data->config.hdr.pci0.subsystemVendorID = htoa(SubsystemVendorID);
|
|
data->config.hdr.pci0.subsystemID = htoa(SubsystemVendorID);
|
|
data->config.hdr.pci0.expansionROM = htoa(ExpansionROM);
|
|
data->config.hdr.pci0.interruptLine = htoa(InterruptLine);
|
|
data->config.hdr.pci0.interruptPin = htoa(InterruptPin);
|
|
data->config.hdr.pci0.minimumGrant = htoa(MinimumGrant);
|
|
data->config.hdr.pci0.maximumLatency = htoa(MaximumLatency);
|
|
|
|
data->BARSize[0] = BAR0Size;
|
|
data->BARSize[1] = BAR1Size;
|
|
data->BARSize[2] = BAR2Size;
|
|
data->BARSize[3] = BAR3Size;
|
|
data->BARSize[4] = BAR4Size;
|
|
data->BARSize[5] = BAR5Size;
|
|
|
|
return data;
|
|
}
|
|
|
|
REGISTER_SIM_OBJECT("PciConfigData", PciConfigData)
|
|
|
|
#endif // DOXYGEN_SHOULD_SKIP_THIS
|