The current physical port proxy doesn't know how to tag memory accesses as secure. Refactor the class slightly to create a set of methods (readBlobPhys, writeBlobPhys, memsetBlobPhys) that always access physical memory and take a set of Request::Flags as an argument. The new port proxy, SecurePortProxy, uses this interface to issue secure physical accesses. Change-Id: I8232a4b35025be04ec8f91a00f0580266bacb338 Signed-off-by: Andreas Sandberg <andreas.sandberg@arm.com> Reviewed-by: Nikos Nikoleris <nikos.nikoleris@arm.com> Reviewed-on: https://gem5-review.googlesource.com/8364 Maintainer: Nikos Nikoleris <nikos.nikoleris@arm.com>
252 lines
7.7 KiB
C++
252 lines
7.7 KiB
C++
/*
|
|
* Copyright (c) 2011-2013, 2018 ARM Limited
|
|
* All rights reserved
|
|
*
|
|
* The license below extends only to copyright in the software and shall
|
|
* not be construed as granting a license to any other intellectual
|
|
* property including but not limited to intellectual property relating
|
|
* to a hardware implementation of the functionality of the software
|
|
* licensed hereunder. You may use the software subject to the license
|
|
* terms below provided that you ensure that this notice is replicated
|
|
* unmodified and in its entirety in all distributions of the software,
|
|
* modified or unmodified, in source code or in binary form.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions are
|
|
* met: redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer;
|
|
* redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution;
|
|
* neither the name of the copyright holders nor the names of its
|
|
* contributors may be used to endorse or promote products derived from
|
|
* this software without specific prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
*
|
|
* Authors: Andreas Hansson
|
|
*/
|
|
|
|
/**
|
|
* @file
|
|
* PortProxy Object Declaration.
|
|
*
|
|
* Port proxies are used when non-structural entities need access to
|
|
* the memory system (or structural entities that want to peak into
|
|
* the memory system without making a real memory access).
|
|
*
|
|
* Proxy objects replace the previous FunctionalPort, TranslatingPort
|
|
* and VirtualPort objects, which provided the same functionality as
|
|
* the proxies, but were instances of ports not corresponding to real
|
|
* structural ports of the simulated system. Via the port proxies all
|
|
* the accesses go through an actual port (either the system port,
|
|
* e.g. for processes or initialisation, or a the data port of the
|
|
* CPU, e.g. for threads) and thus are transparent to a potentially
|
|
* distributed memory and automatically adhere to the memory map of
|
|
* the system.
|
|
*/
|
|
|
|
#ifndef __MEM_PORT_PROXY_HH__
|
|
#define __MEM_PORT_PROXY_HH__
|
|
|
|
#include "config/the_isa.hh"
|
|
#if THE_ISA != NULL_ISA
|
|
#include "arch/isa_traits.hh"
|
|
#endif
|
|
|
|
#include "mem/port.hh"
|
|
#include "sim/byteswap.hh"
|
|
|
|
/**
|
|
* This object is a proxy for a structural port, to be used for debug
|
|
* accesses.
|
|
*
|
|
* This proxy object is used when non structural entities
|
|
* (e.g. thread contexts, object file loaders) need access to the
|
|
* memory system. It calls the corresponding functions on the underlying
|
|
* structural port, and provides templatized convenience access functions.
|
|
*
|
|
* The addresses are interpreted as physical addresses.
|
|
*
|
|
* @sa SETranslatingProxy
|
|
* @sa FSTranslatingProxy
|
|
*/
|
|
class PortProxy
|
|
{
|
|
private:
|
|
|
|
/** The actual physical port used by this proxy. */
|
|
MasterPort &_port;
|
|
|
|
/** Granularity of any transactions issued through this proxy. */
|
|
const unsigned int _cacheLineSize;
|
|
|
|
public:
|
|
PortProxy(MasterPort &port, unsigned int cacheLineSize) :
|
|
_port(port), _cacheLineSize(cacheLineSize) { }
|
|
virtual ~PortProxy() { }
|
|
|
|
/**
|
|
* Read size bytes memory at address and store in p.
|
|
*/
|
|
virtual void readBlob(Addr addr, uint8_t* p, int size) const {
|
|
readBlobPhys(addr, 0, p, size);
|
|
}
|
|
|
|
/**
|
|
* Write size bytes from p to address.
|
|
*/
|
|
virtual void writeBlob(Addr addr, const uint8_t* p, int size) const {
|
|
writeBlobPhys(addr, 0, p, size);
|
|
}
|
|
|
|
/**
|
|
* Fill size bytes starting at addr with byte value val.
|
|
*/
|
|
virtual void memsetBlob(Addr addr, uint8_t v, int size) const {
|
|
memsetBlobPhys(addr, 0, v, size);
|
|
}
|
|
|
|
/**
|
|
* Read size bytes memory at physical address and store in p.
|
|
*/
|
|
void readBlobPhys(Addr addr, Request::Flags flags,
|
|
uint8_t* p, int size) const;
|
|
|
|
/**
|
|
* Write size bytes from p to physical address.
|
|
*/
|
|
void writeBlobPhys(Addr addr, Request::Flags flags,
|
|
const uint8_t* p, int size) const;
|
|
|
|
/**
|
|
* Fill size bytes starting at physical addr with byte value val.
|
|
*/
|
|
void memsetBlobPhys(Addr addr, Request::Flags flags,
|
|
uint8_t v, int size) const;
|
|
|
|
/**
|
|
* Read sizeof(T) bytes from address and return as object T.
|
|
*/
|
|
template <typename T>
|
|
T read(Addr address) const;
|
|
|
|
/**
|
|
* Write object T to address. Writes sizeof(T) bytes.
|
|
*/
|
|
template <typename T>
|
|
void write(Addr address, T data) const;
|
|
|
|
/**
|
|
* Read sizeof(T) bytes from address and return as object T.
|
|
* Performs selected endianness transform.
|
|
*/
|
|
template <typename T>
|
|
T readGtoH(Addr address, ByteOrder guest_byte_order) const;
|
|
|
|
/**
|
|
* Write object T to address. Writes sizeof(T) bytes.
|
|
* Performs selected endianness transform.
|
|
*/
|
|
template <typename T>
|
|
void writeHtoG(Addr address, T data, ByteOrder guest_byte_order) const;
|
|
|
|
#if THE_ISA != NULL_ISA
|
|
/**
|
|
* Read sizeof(T) bytes from address and return as object T.
|
|
* Performs Guest to Host endianness transform.
|
|
*/
|
|
template <typename T>
|
|
T readGtoH(Addr address) const;
|
|
|
|
/**
|
|
* Write object T to address. Writes sizeof(T) bytes.
|
|
* Performs Host to Guest endianness transform.
|
|
*/
|
|
template <typename T>
|
|
void writeHtoG(Addr address, T data) const;
|
|
#endif
|
|
};
|
|
|
|
|
|
/**
|
|
* This object is a proxy for a structural port, to be used for debug
|
|
* accesses to secure memory.
|
|
*
|
|
* The addresses are interpreted as physical addresses to secure memory.
|
|
*/
|
|
class SecurePortProxy : public PortProxy
|
|
{
|
|
public:
|
|
SecurePortProxy(MasterPort &port, unsigned int cache_line_size)
|
|
: PortProxy(port, cache_line_size) {}
|
|
|
|
void readBlob(Addr addr, uint8_t *p, int size) const override;
|
|
void writeBlob(Addr addr, const uint8_t *p, int size) const override;
|
|
void memsetBlob(Addr addr, uint8_t val, int size) const override;
|
|
};
|
|
|
|
template <typename T>
|
|
T
|
|
PortProxy::read(Addr address) const
|
|
{
|
|
T data;
|
|
readBlob(address, (uint8_t*)&data, sizeof(T));
|
|
return data;
|
|
}
|
|
|
|
template <typename T>
|
|
void
|
|
PortProxy::write(Addr address, T data) const
|
|
{
|
|
writeBlob(address, (uint8_t*)&data, sizeof(T));
|
|
}
|
|
|
|
template <typename T>
|
|
T
|
|
PortProxy::readGtoH(Addr address, ByteOrder byte_order) const
|
|
{
|
|
T data;
|
|
readBlob(address, (uint8_t*)&data, sizeof(T));
|
|
return gtoh(data, byte_order);
|
|
}
|
|
|
|
template <typename T>
|
|
void
|
|
PortProxy::writeHtoG(Addr address, T data, ByteOrder byte_order) const
|
|
{
|
|
data = htog(data, byte_order);
|
|
writeBlob(address, (uint8_t*)&data, sizeof(T));
|
|
}
|
|
|
|
#if THE_ISA != NULL_ISA
|
|
template <typename T>
|
|
T
|
|
PortProxy::readGtoH(Addr address) const
|
|
{
|
|
T data;
|
|
readBlob(address, (uint8_t*)&data, sizeof(T));
|
|
return TheISA::gtoh(data);
|
|
}
|
|
|
|
template <typename T>
|
|
void
|
|
PortProxy::writeHtoG(Addr address, T data) const
|
|
{
|
|
data = TheISA::htog(data);
|
|
writeBlob(address, (uint8_t*)&data, sizeof(T));
|
|
}
|
|
#endif
|
|
|
|
#endif // __MEM_PORT_PROXY_HH__
|