SConscript:
arch/isa_parser.py:
cpu/base_dyn_inst.cc:
Remove OOO CPU stuff.
arch/alpha/faults.hh:
Add fake memory fault. This will be removed eventually.
arch/alpha/isa_desc:
Change EA comp and Mem accessor to be const StaticInstPtrs.
cpu/base_dyn_inst.hh:
Update read/write calls to use load queue and store queue indices.
cpu/beta_cpu/alpha_dyn_inst.hh:
Change to const StaticInst in the register accessors.
cpu/beta_cpu/alpha_dyn_inst_impl.hh:
Update syscall code with thread numbers.
cpu/beta_cpu/alpha_full_cpu.hh:
Alter some of the full system code so it will compile without errors.
cpu/beta_cpu/alpha_full_cpu_builder.cc:
Created a DerivAlphaFullCPU class so I can instantiate different CPUs that have different template parameters.
cpu/beta_cpu/alpha_full_cpu_impl.hh:
Update some of the full system code so it compiles.
cpu/beta_cpu/alpha_params.hh:
cpu/beta_cpu/fetch_impl.hh:
Remove asid.
cpu/beta_cpu/comm.hh:
Remove global history field.
cpu/beta_cpu/commit.hh:
Comment out rename map.
cpu/beta_cpu/commit_impl.hh:
Update some of the full system code so it compiles. Also change it so that it handles memory instructions properly.
cpu/beta_cpu/cpu_policy.hh:
Removed IQ from the IEW template parameter to make it more uniform.
cpu/beta_cpu/decode.hh:
Add debug function.
cpu/beta_cpu/decode_impl.hh:
Slight updates for decode in the case where it causes a squash.
cpu/beta_cpu/fetch.hh:
cpu/beta_cpu/rob.hh:
Comment out unneccessary code.
cpu/beta_cpu/full_cpu.cc:
Changed some of the full system code so it compiles. Updated exec contexts and so forth to hopefully make multithreading easier.
cpu/beta_cpu/full_cpu.hh:
Updated some of the full system code to make it compile.
cpu/beta_cpu/iew.cc:
Removed IQ from template parameter to IEW.
cpu/beta_cpu/iew.hh:
Removed IQ from template parameter to IEW. Updated IEW to recognize the Load/Store queue.
cpu/beta_cpu/iew_impl.hh:
New handling of memory instructions through the Load/Store queue.
cpu/beta_cpu/inst_queue.hh:
Updated comment.
cpu/beta_cpu/inst_queue_impl.hh:
Slightly different handling of memory instructions due to Load/Store queue.
cpu/beta_cpu/regfile.hh:
Updated full system code so it compiles.
cpu/beta_cpu/rob_impl.hh:
Moved some code around; no major functional changes.
cpu/ooo_cpu/ooo_cpu.hh:
Slight updates to OOO CPU; still does not work.
cpu/static_inst.hh:
Remove OOO CPU stuff. Change ea comp and mem acc to return const StaticInst.
kern/kernel_stats.hh:
Extra forward declares added due to compile error.
--HG--
extra : convert_revision : 594a7cdbe57f6c2bda7d08856fcd864604a6238e
215 lines
5.6 KiB
C++
215 lines
5.6 KiB
C++
//Todo: Update with statuses.
|
|
//Need to handle delaying writes to the writeback bus if it's full at the
|
|
//given time. Load store queue.
|
|
|
|
#ifndef __CPU_BETA_CPU_SIMPLE_IEW_HH__
|
|
#define __CPU_BETA_CPU_SIMPLE_IEW_HH__
|
|
|
|
#include <queue>
|
|
|
|
#include "base/statistics.hh"
|
|
#include "base/timebuf.hh"
|
|
#include "cpu/beta_cpu/comm.hh"
|
|
|
|
//Can IEW even stall? Space should be available/allocated already...maybe
|
|
//if there's not enough write ports on the ROB or waiting for CDB
|
|
//arbitration.
|
|
template<class Impl>
|
|
class SimpleIEW
|
|
{
|
|
private:
|
|
//Typedefs from Impl
|
|
typedef typename Impl::ISA ISA;
|
|
typedef typename Impl::CPUPol CPUPol;
|
|
typedef typename Impl::DynInstPtr DynInstPtr;
|
|
typedef typename Impl::FullCPU FullCPU;
|
|
typedef typename Impl::Params Params;
|
|
|
|
typedef typename CPUPol::IQ IQ;
|
|
typedef typename CPUPol::RenameMap RenameMap;
|
|
typedef typename CPUPol::LDSTQ LDSTQ;
|
|
|
|
typedef typename CPUPol::TimeStruct TimeStruct;
|
|
typedef typename CPUPol::IEWStruct IEWStruct;
|
|
typedef typename CPUPol::RenameStruct RenameStruct;
|
|
typedef typename CPUPol::IssueStruct IssueStruct;
|
|
|
|
friend class Impl::FullCPU;
|
|
public:
|
|
enum Status {
|
|
Running,
|
|
Blocked,
|
|
Idle,
|
|
Squashing,
|
|
Unblocking
|
|
};
|
|
|
|
private:
|
|
Status _status;
|
|
Status _issueStatus;
|
|
Status _exeStatus;
|
|
Status _wbStatus;
|
|
|
|
public:
|
|
class WritebackEvent : public Event {
|
|
private:
|
|
DynInstPtr inst;
|
|
SimpleIEW<Impl> *iewStage;
|
|
|
|
public:
|
|
WritebackEvent(DynInstPtr &_inst, SimpleIEW<Impl> *_iew);
|
|
|
|
virtual void process();
|
|
virtual const char *description();
|
|
};
|
|
|
|
public:
|
|
SimpleIEW(Params ¶ms);
|
|
|
|
void regStats();
|
|
|
|
void setCPU(FullCPU *cpu_ptr);
|
|
|
|
void setTimeBuffer(TimeBuffer<TimeStruct> *tb_ptr);
|
|
|
|
void setRenameQueue(TimeBuffer<RenameStruct> *rq_ptr);
|
|
|
|
void setIEWQueue(TimeBuffer<IEWStruct> *iq_ptr);
|
|
|
|
void setRenameMap(RenameMap *rm_ptr);
|
|
|
|
void squash();
|
|
|
|
void squashDueToBranch(DynInstPtr &inst);
|
|
|
|
void squashDueToMem(DynInstPtr &inst);
|
|
|
|
void block();
|
|
|
|
inline void unblock();
|
|
|
|
void wakeDependents(DynInstPtr &inst);
|
|
|
|
void instToCommit(DynInstPtr &inst);
|
|
|
|
private:
|
|
void dispatchInsts();
|
|
|
|
void executeInsts();
|
|
|
|
public:
|
|
void tick();
|
|
|
|
void iew();
|
|
|
|
//Interfaces to objects inside and outside of IEW.
|
|
/** Time buffer interface. */
|
|
TimeBuffer<TimeStruct> *timeBuffer;
|
|
|
|
/** Wire to get commit's output from backwards time buffer. */
|
|
typename TimeBuffer<TimeStruct>::wire fromCommit;
|
|
|
|
/** Wire to write information heading to previous stages. */
|
|
typename TimeBuffer<TimeStruct>::wire toRename;
|
|
|
|
/** Rename instruction queue interface. */
|
|
TimeBuffer<RenameStruct> *renameQueue;
|
|
|
|
/** Wire to get rename's output from rename queue. */
|
|
typename TimeBuffer<RenameStruct>::wire fromRename;
|
|
|
|
/** Issue stage queue. */
|
|
TimeBuffer<IssueStruct> issueToExecQueue;
|
|
|
|
/** Wire to read information from the issue stage time queue. */
|
|
typename TimeBuffer<IssueStruct>::wire fromIssue;
|
|
|
|
/**
|
|
* IEW stage time buffer. Holds ROB indices of instructions that
|
|
* can be marked as completed.
|
|
*/
|
|
TimeBuffer<IEWStruct> *iewQueue;
|
|
|
|
/** Wire to write infromation heading to commit. */
|
|
typename TimeBuffer<IEWStruct>::wire toCommit;
|
|
|
|
//Will need internal queue to hold onto instructions coming from
|
|
//the rename stage in case of a stall.
|
|
/** Skid buffer between rename and IEW. */
|
|
std::queue<RenameStruct> skidBuffer;
|
|
|
|
protected:
|
|
/** Instruction queue. */
|
|
IQ instQueue;
|
|
|
|
LDSTQ ldstQueue;
|
|
|
|
#ifndef FULL_SYSTEM
|
|
public:
|
|
void lsqWriteback();
|
|
#endif
|
|
|
|
private:
|
|
/** Pointer to rename map. Might not want this stage to directly
|
|
* access this though...
|
|
*/
|
|
RenameMap *renameMap;
|
|
|
|
/** CPU interface. */
|
|
FullCPU *cpu;
|
|
|
|
private:
|
|
/** Commit to IEW delay, in ticks. */
|
|
unsigned commitToIEWDelay;
|
|
|
|
/** Rename to IEW delay, in ticks. */
|
|
unsigned renameToIEWDelay;
|
|
|
|
/**
|
|
* Issue to execute delay, in ticks. What this actually represents is
|
|
* the amount of time it takes for an instruction to wake up, be
|
|
* scheduled, and sent to a FU for execution.
|
|
*/
|
|
unsigned issueToExecuteDelay;
|
|
|
|
/** Width of issue's read path, in instructions. The read path is both
|
|
* the skid buffer and the rename instruction queue.
|
|
* Note to self: is this really different than issueWidth?
|
|
*/
|
|
unsigned issueReadWidth;
|
|
|
|
/** Width of issue, in instructions. */
|
|
unsigned issueWidth;
|
|
|
|
/** Width of execute, in instructions. Might make more sense to break
|
|
* down into FP vs int.
|
|
*/
|
|
unsigned executeWidth;
|
|
|
|
/** Number of cycles stage has been squashing. Used so that the stage
|
|
* knows when it can start unblocking, which is when the previous stage
|
|
* has received the stall signal and clears up its outputs.
|
|
*/
|
|
unsigned cyclesSquashing;
|
|
|
|
Stats::Scalar<> iewIdleCycles;
|
|
Stats::Scalar<> iewSquashCycles;
|
|
Stats::Scalar<> iewBlockCycles;
|
|
Stats::Scalar<> iewUnblockCycles;
|
|
// Stats::Scalar<> iewWBInsts;
|
|
Stats::Scalar<> iewDispatchedInsts;
|
|
Stats::Scalar<> iewDispSquashedInsts;
|
|
Stats::Scalar<> iewDispLoadInsts;
|
|
Stats::Scalar<> iewDispStoreInsts;
|
|
Stats::Scalar<> iewDispNonSpecInsts;
|
|
Stats::Scalar<> iewIQFullEvents;
|
|
Stats::Scalar<> iewExecutedInsts;
|
|
Stats::Scalar<> iewExecLoadInsts;
|
|
Stats::Scalar<> iewExecStoreInsts;
|
|
Stats::Scalar<> iewExecSquashedInsts;
|
|
Stats::Scalar<> memOrderViolationEvents;
|
|
Stats::Scalar<> predictedTakenIncorrect;
|
|
};
|
|
|
|
#endif // __CPU_BETA_CPU_IEW_HH__
|