the SConscript files so that only the objects that are actually available in a given build are compiled in. Remove a bunch of files that aren't used anymore. --HG-- rename : src/python/m5/objects/AlphaTLB.py => src/arch/alpha/AlphaTLB.py rename : src/python/m5/objects/SparcTLB.py => src/arch/sparc/SparcTLB.py rename : src/python/m5/objects/BaseCPU.py => src/cpu/BaseCPU.py rename : src/python/m5/objects/FuncUnit.py => src/cpu/FuncUnit.py rename : src/python/m5/objects/IntrControl.py => src/cpu/IntrControl.py rename : src/python/m5/objects/MemTest.py => src/cpu/memtest/MemTest.py rename : src/python/m5/objects/FUPool.py => src/cpu/o3/FUPool.py rename : src/python/m5/objects/FuncUnitConfig.py => src/cpu/o3/FuncUnitConfig.py rename : src/python/m5/objects/O3CPU.py => src/cpu/o3/O3CPU.py rename : src/python/m5/objects/OzoneCPU.py => src/cpu/ozone/OzoneCPU.py rename : src/python/m5/objects/SimpleOzoneCPU.py => src/cpu/ozone/SimpleOzoneCPU.py rename : src/python/m5/objects/BadDevice.py => src/dev/BadDevice.py rename : src/python/m5/objects/Device.py => src/dev/Device.py rename : src/python/m5/objects/DiskImage.py => src/dev/DiskImage.py rename : src/python/m5/objects/Ethernet.py => src/dev/Ethernet.py rename : src/python/m5/objects/Ide.py => src/dev/Ide.py rename : src/python/m5/objects/Pci.py => src/dev/Pci.py rename : src/python/m5/objects/Platform.py => src/dev/Platform.py rename : src/python/m5/objects/SimConsole.py => src/dev/SimConsole.py rename : src/python/m5/objects/SimpleDisk.py => src/dev/SimpleDisk.py rename : src/python/m5/objects/Uart.py => src/dev/Uart.py rename : src/python/m5/objects/AlphaConsole.py => src/dev/alpha/AlphaConsole.py rename : src/python/m5/objects/Tsunami.py => src/dev/alpha/Tsunami.py rename : src/python/m5/objects/T1000.py => src/dev/sparc/T1000.py rename : src/python/m5/objects/Bridge.py => src/mem/Bridge.py rename : src/python/m5/objects/Bus.py => src/mem/Bus.py rename : src/python/m5/objects/MemObject.py => src/mem/MemObject.py rename : src/python/m5/objects/PhysicalMemory.py => src/mem/PhysicalMemory.py rename : src/python/m5/objects/BaseCache.py => src/mem/cache/BaseCache.py rename : src/python/m5/objects/CoherenceProtocol.py => src/mem/cache/coherence/CoherenceProtocol.py rename : src/python/m5/objects/Repl.py => src/mem/cache/tags/Repl.py rename : src/python/m5/objects/Process.py => src/sim/Process.py rename : src/python/m5/objects/Root.py => src/sim/Root.py rename : src/python/m5/objects/System.py => src/sim/System.py extra : convert_revision : 173f8764bafa8ef899198438fa5573874e407321
139 lines
5.1 KiB
Python
139 lines
5.1 KiB
Python
# -*- mode:python -*-
|
|
|
|
# Copyright (c) 2006 The Regents of The University of Michigan
|
|
# All rights reserved.
|
|
#
|
|
# Redistribution and use in source and binary forms, with or without
|
|
# modification, are permitted provided that the following conditions are
|
|
# met: redistributions of source code must retain the above copyright
|
|
# notice, this list of conditions and the following disclaimer;
|
|
# redistributions in binary form must reproduce the above copyright
|
|
# notice, this list of conditions and the following disclaimer in the
|
|
# documentation and/or other materials provided with the distribution;
|
|
# neither the name of the copyright holders nor the names of its
|
|
# contributors may be used to endorse or promote products derived from
|
|
# this software without specific prior written permission.
|
|
#
|
|
# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
#
|
|
# Authors: Steve Reinhardt
|
|
|
|
Import('*')
|
|
|
|
#################################################################
|
|
#
|
|
# Generate StaticInst execute() method signatures.
|
|
#
|
|
# There must be one signature for each CPU model compiled in.
|
|
# Since the set of compiled-in models is flexible, we generate a
|
|
# header containing the appropriate set of signatures on the fly.
|
|
#
|
|
#################################################################
|
|
|
|
# CPU model-specific data is contained in cpu_models.py
|
|
# Convert to SCons File node to get path handling
|
|
models_db = File('cpu_models.py')
|
|
# slurp in contents of file
|
|
execfile(models_db.srcnode().abspath)
|
|
|
|
# Template for execute() signature.
|
|
exec_sig_template = '''
|
|
virtual Fault execute(%s *xc, Trace::InstRecord *traceData) const = 0;
|
|
virtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const
|
|
{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN };
|
|
virtual Fault completeAcc(Packet *pkt, %s *xc,
|
|
Trace::InstRecord *traceData) const
|
|
{ panic("completeAcc not defined!"); M5_DUMMY_RETURN };
|
|
'''
|
|
|
|
mem_ini_sig_template = '''
|
|
virtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN };
|
|
'''
|
|
|
|
mem_comp_sig_template = '''
|
|
virtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN };
|
|
'''
|
|
|
|
# Generate a temporary CPU list, including the CheckerCPU if
|
|
# it's enabled. This isn't used for anything else other than StaticInst
|
|
# headers.
|
|
temp_cpu_list = env['CPU_MODELS'][:]
|
|
|
|
if env['USE_CHECKER']:
|
|
temp_cpu_list.append('CheckerCPU')
|
|
|
|
# Generate header.
|
|
def gen_cpu_exec_signatures(target, source, env):
|
|
f = open(str(target[0]), 'w')
|
|
print >> f, '''
|
|
#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__
|
|
#define __CPU_STATIC_INST_EXEC_SIGS_HH__
|
|
'''
|
|
for cpu in temp_cpu_list:
|
|
xc_type = CpuModel.dict[cpu].strings['CPU_exec_context']
|
|
print >> f, exec_sig_template % (xc_type, xc_type, xc_type)
|
|
print >> f, '''
|
|
#endif // __CPU_STATIC_INST_EXEC_SIGS_HH__
|
|
'''
|
|
|
|
# Generate string that gets printed when header is rebuilt
|
|
def gen_sigs_string(target, source, env):
|
|
return "Generating static_inst_exec_sigs.hh: " \
|
|
+ ', '.join(temp_cpu_list)
|
|
|
|
# Add command to generate header to environment.
|
|
env.Command('static_inst_exec_sigs.hh', models_db,
|
|
Action(gen_cpu_exec_signatures, gen_sigs_string,
|
|
varlist = temp_cpu_list))
|
|
|
|
env.Depends('static_inst_exec_sigs.hh', Value(env['USE_CHECKER']))
|
|
env.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS']))
|
|
|
|
# List of suppported CPUs by the Checker. Errors out if USE_CHECKER=True
|
|
# and one of these are not being used.
|
|
CheckerSupportedCPUList = ['O3CPU', 'OzoneCPU']
|
|
|
|
SimObject('BaseCPU.py')
|
|
SimObject('FuncUnit.py')
|
|
|
|
Source('activity.cc')
|
|
Source('base.cc')
|
|
Source('cpuevent.cc')
|
|
Source('exetrace.cc')
|
|
Source('func_unit.cc')
|
|
Source('op_class.cc')
|
|
Source('pc_event.cc')
|
|
Source('quiesce_event.cc')
|
|
Source('static_inst.cc')
|
|
Source('simple_thread.cc')
|
|
Source('thread_state.cc')
|
|
|
|
if env['FULL_SYSTEM']:
|
|
SimObject('IntrControl.py')
|
|
|
|
Source('intr_control.cc')
|
|
Source('profile.cc')
|
|
|
|
if env['USE_CHECKER']:
|
|
Source('checker/cpu.cc')
|
|
checker_supports = False
|
|
for i in CheckerSupportedCPUList:
|
|
if i in env['CPU_MODELS']:
|
|
checker_supports = True
|
|
if not checker_supports:
|
|
print "Checker only supports CPU models",
|
|
for i in CheckerSupportedCPUList:
|
|
print i,
|
|
print ", please set USE_CHECKER=False or use one of those CPU models"
|
|
Exit(1)
|