diff --git a/src/arch/arm/isa/insts/fp.isa b/src/arch/arm/isa/insts/fp.isa index 961b9a3554..4911d50f1a 100644 --- a/src/arch/arm/isa/insts/fp.isa +++ b/src/arch/arm/isa/insts/fp.isa @@ -209,7 +209,8 @@ let {{ { "code": vmsrFpscrCode, "predicate_test": predicateTest, "op_class": "SimdFloatMiscOp" }, - ["IsSerializeAfter","IsNonSpeculative"]) + ["IsSerializeAfter","IsNonSpeculative", + "IsSquashAfter"]) header_output += FpRegRegOpDeclare.subst(vmsrFpscrIop); decoder_output += FpRegRegOpConstructor.subst(vmsrFpscrIop); exec_output += PredOpExecute.subst(vmsrFpscrIop);