124 lines
7.9 KiB
BibTeX
124 lines
7.9 KiB
BibTeX
@Article{Bruening2003,
|
|
author = {Bruening, D. and Garnett, T. and Amarasinghe, S.},
|
|
journal = {International Symposium on Code Generation and Optimization, 2003. CGO 2003.},
|
|
title = {An infrastructure for adaptive dynamic optimization},
|
|
year = {2003},
|
|
doi = {10.1109/CGO.2003.1191551},
|
|
}
|
|
|
|
@Article{Bruening2004,
|
|
author = {Bruening, D.},
|
|
journal = {Massachusetts Institute of Technology},
|
|
title = {Efficient, transparent, and comprehensive runtime code manipulation},
|
|
year = {2004},
|
|
}
|
|
|
|
@InProceedings{Abel19a,
|
|
author = {Abel, Andreas and Reineke, Jan},
|
|
booktitle = {ASPLOS},
|
|
title = {uops.info: Characterizing Latency, Throughput, and Port Usage of Instructions on Intel Microarchitectures},
|
|
year = {2019},
|
|
address = {New York, NY, USA},
|
|
pages = {673--686},
|
|
publisher = {ACM},
|
|
series = {ASPLOS '19},
|
|
acmid = {3304062},
|
|
doi = {10.1145/3297858.3304062},
|
|
isbn = {978-1-4503-6240-5},
|
|
location = {Providence, RI, USA},
|
|
numpages = {14},
|
|
url = {http://doi.acm.org/10.1145/3297858.3304062},
|
|
}
|
|
|
|
@Book{Jacob2008,
|
|
author = {B. Jacob and S. W. Ng and D. T. Wang},
|
|
publisher = {Morgan Kaufmann},
|
|
title = {Memory Systems: Cache, DRAM, Disk},
|
|
year = {2008},
|
|
}
|
|
|
|
@Article{Jahre2007,
|
|
author = {Jahre, M. and Natvig, L.},
|
|
title = {Performance Effects of a Cache Miss Handling Architecture in a Multi-core Processor},
|
|
year = {2007},
|
|
}
|
|
|
|
@InProceedings{Antonino2018,
|
|
author = {Antonino, Pablo Oliveira and Jung, Matthias and Morgenstern, Andreas and Fa{\ss}nacht, Florian and Bauer, Thomas and Bachorek, Adam and Kuhn, Thomas and Nakagawa, Elisa Yumi},
|
|
booktitle = {Software Architecture},
|
|
title = {Enabling Continuous Software Engineering for Embedded Systems Architectures with Virtual Prototypes},
|
|
year = {2018},
|
|
address = {Cham},
|
|
editor = {Cuesta, Carlos E. and Garlan, David and P{\'e}rez, Jennifer},
|
|
pages = {115--130},
|
|
publisher = {Springer International Publishing},
|
|
abstract = {Continuous software engineering aims at orchestrating engineering knowledge from various disciplines in order to deal with the rapid changes within the ecosystems of which software-based systems are part of. The literature claims that one means to ensure these prompt responses is to incorporate virtual prototypes of the system as early as possible in the development process, such that requirements and architecture decisions are verified early and continuously by means of simulations. Despite the maturity of practices for designing and assessing architectures, as well as for virtual prototyping, it is still not clear how to jointly consider the practices from these disciplines within development processes, in order to address the dynamics imposed by continuous software engineering. In this regard, we discuss in this paper how to orchestrate architecture drivers and design specification techniques with virtual prototypes, to address the demands of continuous software engineering in development processes. Our proposals are based on experiences from research and industry projects in various domains such as automotive, agriculture, construction, and medical devices.},
|
|
isbn = {978-3-030-00761-4},
|
|
}
|
|
|
|
@Article{IEEE2012,
|
|
journal = {IEEE Std 1666-2011 (Revision of IEEE Std 1666-2005)},
|
|
title = {IEEE Standard for Standard SystemC Language Reference Manual},
|
|
year = {2012},
|
|
doi = {10.1109/IEEESTD.2012.6134619},
|
|
}
|
|
|
|
@InProceedings{Menard2017,
|
|
author = {Menard, Christian and Castrillon, Jeronimo and Jung, Matthias and Wehn, Norbert},
|
|
booktitle = {2017 International Conference on Embedded Computer Systems: Architectures, Modeling, and Simulation (SAMOS)},
|
|
title = {System simulation with gem5 and SystemC: The keystone for full interoperability},
|
|
year = {2017},
|
|
pages = {62-69},
|
|
doi = {10.1109/SAMOS.2017.8344612},
|
|
}
|
|
|
|
@InProceedings{Steiner2020,
|
|
author = {Steiner, Lukas and Jung, Matthias and Prado, Felipe S. and Bykov, Kirill and Wehn, Norbert},
|
|
booktitle = {Embedded Computer Systems: Architectures, Modeling, and Simulation},
|
|
title = {DRAMSys4.0: A Fast and Cycle-Accurate SystemC/TLM-Based DRAM Simulator},
|
|
year = {2020},
|
|
address = {Cham},
|
|
editor = {Orailoglu, Alex and Jung, Matthias and Reichenbach, Marc},
|
|
pages = {110--126},
|
|
publisher = {Springer International Publishing},
|
|
abstract = {The simulation of DRAMs (Dynamic Random Access Memories) on system level requires highly accurate models due to their complex timing and power behavior. However, conventional cycle-accurate DRAM models often become the bottleneck for the overall simulation speed. A promising alternative are DRAM simulation models based on Transaction Level Modeling, which can be fast and accurate at the same time. In this paper we present DRAMSys4.0, which is, to the best of our knowledge, the fastest cycle-accurate open-source DRAM simulator and has a large range of functionalities. DRAMSys4.0 includes a novel simulator architecture that enables a fast adaptation to new DRAM standards using a Domain Specific Language. We present optimization techniques to achieve a high simulation speed while maintaining full temporal accuracy. Finally, we provide a detailed survey and comparison of the most prominent cycle-accurate open-source DRAM simulators with regard to their supported features, analysis capabilities and simulation speed.},
|
|
isbn = {978-3-030-60939-9},
|
|
}
|
|
|
|
@Book{Jung2017,
|
|
author = {Jung, M.},
|
|
publisher = {Technische Universit{\"a}t Kaiserslautern},
|
|
title = {System-level Modeling, Analysis and Optimization of DRAM Memories and Controller Architectures},
|
|
year = {2017},
|
|
isbn = {9783959740517},
|
|
series = {Forschungsberichte Mikroelektronik},
|
|
}
|
|
|
|
@Article{Binkert2011,
|
|
author = {Binkert, Nathan and Beckmann, Bradford and Black, Gabriel and Reinhardt, Steven K. and Saidi, Ali and Basu, Arkaprava and Hestness, Joel and Hower, Derek R. and Krishna, Tushar and Sardashti, Somayeh and Sen, Rathijit and Sewell, Korey and Shoaib, Muhammad and Vaish, Nilay and Hill, Mark D. and Wood, David A.},
|
|
journal = {SIGARCH Comput. Archit. News},
|
|
title = {The Gem5 Simulator},
|
|
year = {2011},
|
|
issn = {0163-5964},
|
|
month = {aug},
|
|
number = {2},
|
|
volume = {39},
|
|
abstract = {The gem5 simulation infrastructure is the merger of the best aspects of the M5 [4] and GEMS [9] simulators. M5 provides a highly configurable simulation framework, multiple ISAs, and diverse CPU models. GEMS complements these features with a detailed and exible memory system, including support for multiple cache coherence protocols and interconnect models. Currently, gem5 supports most commercial ISAs (ARM, ALPHA, MIPS, Power, SPARC, and x86), including booting Linux on three of them (ARM, ALPHA, and x86).The project is the result of the combined efforts of many academic and industrial institutions, including AMD, ARM, HP, MIPS, Princeton, MIT, and the Universities of Michigan, Texas, and Wisconsin. Over the past ten years, M5 and GEMS have been used in hundreds of publications and have been downloaded tens of thousands of times. The high level of collaboration on the gem5 project, combined with the previous success of the component parts and a liberal BSD-like license, make gem5 a valuable full-system simulation tool.},
|
|
address = {New York, NY, USA},
|
|
doi = {10.1145/2024716.2024718},
|
|
issue_date = {May 2011},
|
|
numpages = {7},
|
|
publisher = {Association for Computing Machinery},
|
|
url = {https://doi.org/10.1145/2024716.2024718},
|
|
}
|
|
|
|
@InProceedings{Jung2017a,
|
|
author = {Jung, Matthias and Kraft, Kira and Wehn, Norbert},
|
|
booktitle = {2017 International Conference on Embedded Computer Systems: Architectures, Modeling, and Simulation (SAMOS)},
|
|
title = {A new state model for DRAMs using Petri Nets},
|
|
year = {2017},
|
|
doi = {10.1109/SAMOS.2017.8344631},
|
|
}
|
|
|
|
@Comment{jabref-meta: databaseType:bibtex;}
|